SNLS779A July 2025 – November 2025 DP83TC815-Q1
PRODUCTION DATA
The DP83TC815-Q1 supports two Power Supply Modes; Single Supply Mode and Dual Supply Mode.
In Single Supply Mode, VDD1P0 can be fed from an LDO internal to DP83TC815-Q1. Connect LDO_OUT (pin 9) to VDD1P0 (Pin 21) through decoupling network of 2.2uF and 0.1uF. Ferrite bead on VDD1P0 is not supported in Single Supply Mode.
In Dual Supply Mode, VDD1P0 can be fed from an external voltage regulator. The voltage rail must have a ferrite bead, 2.2uF, and 0.1uF.
Recommendations for other supplies are the same between Single Supply Mode and Dual Supply Mode.
The DP83TC815-Q1 is capable of operating with a wide range of IO supply voltages (3.3V, 2.5V, or 1.8V). No power supply sequencing is required. The recommended power supply de-coupling network is shown in the figure below. For improved conducted emissions, an optional ferrite bead can be placed between the supply and the PHY de-coupling network.
Typical TC-10 application block diagram along with supply and peripherals is shown below. TPS7B81-Q1 is the recommended part number to be used as 3.3V LDO for the VSLEEP rail. The low quiescent current of this LDO is designed TC-10 applications. Some example power distribution networks for TC10 applications are explained in the Section 7.3.2.
When VDDIO and VDDMAC are separate, both voltage rails must have a dedicated network of ferrite bead, 0.47μF, and 0.01μF capacitors. VSLEEP can also be connected to VDDA for non-TC10 applications, and the 0.1μF capacitor must be retained in this configuration.