SNLS779A July 2025 – November 2025 DP83TC815-Q1
PRODUCTION DATA
DP83TC815-Q1 provides options to control the slew rate of MAC interface output pins and GPIOs. Table below shows the options available for each of these output pins.
| S.NO | PINS | SLEW RATE OPTIONS | CONTROL REGISTER |
|---|---|---|---|
| 1 |
RX_CLK RX_D0 RX_D1 RX_D2 RX_D3 RX_CTRL RX_ER |
Slew Mode -1 (Slowest) Slew Mode - 2 Slew Mode - 3 Slew Mode - 4 Slew Mode - 5 Slew Mode - 6 Slew Mode - 7 (Fastest) |
0x0456[9:5] |
| 2 | TX_CLK | 0x0456[4:0] | |
| 3 | CLKOUT | 0x0460[12:8] | |
| 4 | GPIO_3 | 0x0461[4:0] | |
| 5 | GPIO_4 | 0x0461[12:8] | |
| 6 | LED_1 | 0x0460[4:0] | |
| 7 |
LED_0 GPIO_5 |
Fast Mode Slow Mode |
0x455[13:9] |
Table 7-13 - Table 7-15 illustrate how typical Rise/Fall Time changes for varying Slew Mode, CLOAD, and VDDIO.
| Slew Mode | Rise/Fall Time |
|---|---|
| 1 | 4.1ns |
| 2 | 3.5ns |
| 3 | 3.0ns |
| 4 | 2.7ns |
| 5 | 2.4ns |
| 6 | 2.0ns |
| 7 | 1.6ns |
| CLOAD | Rise/Fall Time |
|---|---|
| 5pF | 2.7ns |
| 15pF | 3.4ns |
| 25pF | 4.2ns |
| VDDIO | Rise/Fall Time |
|---|---|
| 3.3V | 2.7ns |
| 2.5V | 2.4ns |
| 1.8V | 2.2ns |