ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
請參考 PDF 數據表獲取器件具體的封裝圖。
DISCHCTRL3 is shown in Figure 6-31 and described in Table 6-25.
Return to Summary Table.
All xx_DISCHG[1:0] bits internally set to 0h whenever the corresponding VR is enabled.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | SWB2_DISCHG[1:0] | SWB1_DISCHG[1:0] | LDOA3_DISCHG[1:0] | ||||
| R-0h | R/W-1h | R/W-1h | R/W-1h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-6 | RESERVED | R | 0h | |
| 5-4 | SWB2_DISCHG[1:0] | R/W | 1h | SWB2 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |
| 3-2 | SWB1_DISCHG[1:0] | R/W | 1h | SWB1 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |
| 1-0 | LDOA3_DISCHG[1:0] | R/W | 1h | LDOA3 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |