ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
請(qǐng)參考 PDF 數(shù)據(jù)表獲取器件具體的封裝圖。
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| BUCK1 | ||||||
| VIN | Power input voltage for external HSD FET | 5.6 | 13 | 21 | V | |
| VFBVOUT1 | Internal reference regulation voltage | TA = 25°C | 0.392 | 0.4 | 0.408 | V |
| ILIM_LSD | Low-side output valley current limit accuracy (programmed by external resistor RLIM) | –15% | 15% | |||
| ILIMREF | Source current out of ILIM1 pin | TA = 25°C | 45 | 50 | 55 | μA |
| VLIM | Voltage at ILIM1 pin | VLIM = RLIM × ILIMREF | 0.2 | 2.25 | V | |
| VTH_PG | Power good deassertion threshold in percentage of target VFB | VOUT rising | 105.5% | 108% | 110.5% | |
| VOUT falling | 89.5% | 92% | 94.5% | |||
| RDSON_DRVH | Driver DRVH resistance | Source, IDRVH = –50mA | 3 | Ω | ||
| Sink, IDRVH = 50mA | 2 | Ω | ||||
| RDSON_DRVL | Driver DRVL resistance | Source, IDRVL = –50mA | 3 | Ω | ||
| Sink, IDRVL = 50mA | 0.4 | Ω | ||||
| CBOOT | Bootstrap capacitance | 100 | nF | |||
| RON_BOOT | Bootstrap switch ON resistance | 20 | Ω | |||
| BUCK2, BUCK6 | ||||||
| VIN | Power input voltage for external HSD FET | 5.6 | 13 | 21 | V | |
| VOUT | DC output voltage VID range and options | VID step size = 10mV, BUCKx_VID[6:0] progresses from 0000001b to 1111111b | 0.41 | 1.67 | V | |
| VID step size = 25mV, BUCKx_VID[6:0] progresses from 0000001b to 1111111b | 1 | 3.575 | V | |||
| BUCK2 output voltage default | Set by BUCK2_VID[6:0], 10mV step size selected | 0.8 | V | |||
| BUCK6 output voltage default | Set by BUCK6_VID[6:0], 25mV step size selected | 3.3 | V | |||
| DC output voltage accuracy | VOUT = 1, 1.2, 1.35, 1.5, 1.8, 2.5, 3.3V IOUT = 100mA to 7A |
–2% | 2% | |||
| Total output voltage accuracy (DC plus ripple) in DCM | IOUT = 10mA, VOUT ≤ 1V | –30 | 40 | mV | ||
| SR(VOUT) | Output DVS slew rate | Step size = 10mV | 2.5 | 3.125 | mV/μs | |
| Step size = 25mV | 5 | 6.25 | ||||
| ILIM_LSD | Low-side output valley current limit accuracy (programmed by external resistor RLIM) | –15% | 15% | |||
| ILIMREF | Source current out of ILIM1 pin | TA = 25°C | 45 | 50 | 55 | μA |
| VLIM | Voltage at ILIM1 pin | VLIM = RLIM × ILIMREF | 0.2 | 2.25 | V | |
| ΔVOUT/ΔVIN | Line regulation | VOUT = 1, 1.2, 1.35, 1.5, 1.8, 2.5, 3.3V, IOUT = 7A |
–0.5% | 0.5% | ||
| ΔVOUT/ΔIOUT | Load regulation | VIN = 13V, VOUT = 1, 1.2, 1.35, 1.5, 1.8,
2.5, 3.3V, IOUT = 0A to 7A, referenced to VOUT at IOUT = IOUT_MAX |
0% | 1% | ||
| VTH_PG | Power good deassertion threshold in percentage of target VOUT | VOUT rising | 105.5% | 108% | 110.5% | |
| VOUT falling | 89.5% | 92% | 94.5% | |||
| RDSON_DRVH | Driver DRVH resistance | Source, IDRVH = –50mA | 3 | Ω | ||
| Sink, IDRVH = 50mA | 2 | Ω | ||||
| RDSON_DRVL | Driver DRVL resistance | Source, IDRVL = –50mA | 3 | Ω | ||
| Sink, IDRVL = 50mA | 0.4 | Ω | ||||
| RDIS | Output auto-discharge resistance | BUCKx_DIS[1:0] = 01b | 100 | Ω | ||
| BUCKx_DIS[1:0] = 10b | 200 | Ω | ||||
| BUCKx_DIS[1:0] = 11b | 500 | Ω | ||||
| CBOOT | Bootstrap capacitance | 100 | nF | |||
| RON_BOOT | Bootstrap switch ON resistance | 20 | Ω | |||