ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
請參考 PDF 數據表獲取器件具體的封裝圖。
SWVTT_DIS is shown in Figure 6-45 and described in Table 6-39.
Return to Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| SWB2_DIS | SWB1_DIS | SWA1_DIS | VTT_DIS | RESERVED | |||
| R/W-1h | R/W-1h | R/W-1h | R/W-0h | R/W-0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | SWB2_DIS | R/W | 1h | SWB2 disable bit. Writing 0h to this bit forces SWB2 to turn off regardless of any control input pin (CTL1–CTL6) status. 0h = Disable. 1h = Enable. |
| 6 | SWB1_DIS | R/W | 1h | SWB1 disable bit. Writing 0 to this bit forces SWB1 to turn off regardless of any control input pin (CTL1–CTL6) status. 0h = Disable. 1h = Enable. |
| 5 | SWA1_DIS | R/W | 1h | SWA1 disable bit. Writing 0 to this bit forces SWA1 to turn off regardless of any control input pin (CTL1–CTL6) status. 0h = Disable. 1h = Enable. |
| 4 | VTT_DIS | R/W | 0h | VTT Disable Bit. Writing 0 to this bit forces VTT to turn off regardless of any control input pin (CTL1–CTL6) status. 0h = Disable. 1h = Enable. |
| 3-0 | Reserved | R/W | 0h | Reserved, Keep bit set to 0h at all times. Do not write to 1h. |