ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
請參考 PDF 數據表獲取器件具體的封裝圖。
LDOA3CTRL is shown in Figure 6-28 and described in Table 6-22.
Return to Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDOA3_SLP_EN[1:0] | RESERVED | LDOA3_DIS | ||||
| R-0h | R/W-3h | R/W-6h | R/W-0h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-6 | RESERVED | R | 0h | |
| 5-4 | LDOA3_SLP_EN[1:0] | R/W | 3h | LDOA3 sleep mode enable. LDOA3 is factory configured to change to sleep mode voltage either by CTL3/SLPENB1 pin or by CTL6/SLPENB2 pin. 0h = Disable. 1h = Enable. 2h = Enable. 3h = Enable. |
| 3-1 | RESERVED | R/W | 6h | Reserved as 3h. 0h, 1h, and 2h will result in LDOA3 regulation ignoring LDOA3_VID and LDOA3_SLP_VID values. |
| 0 | LDOA3_DIS | R/W | 0h | LDOA3 disable bit. Writing 0h to this bit forces LDOA3 to turn off regardless of any control input pin (CTL1–CTL6) status. 0h = Disable 1h = Enable |