ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
請參考 PDF 數據表獲取器件具體的封裝圖。
BUCK5CTRL is shown in Figure 6-25 and described in Table 6-19.
Return to Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BUCK5_SLP_EN[1:0] | RESERVED | BUCK5_MODE | BUCK5_DIS | |||
| R-0h | R/W-0h | R/W-3h | R/W-0h | R/W-1h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-6 | RESERVED | R | 0h | |
| 5-4 | BUCK5_SLP_EN[1:0] | R/W | 0h | BUCK5 sleep mode enable. BUCK5 is factory configured to change to sleep mode voltage either by CTL3/SLPENB1 pin or by CTL6/SLPENB2 pin. 0h = Disable. 1h = Enable. 2h = Enable. 3h = Enable. |
| 3-2 | RESERVED | R/W | 3h | Reserved as 3h. 0h, 1h, and 2h will result in BUCK5 regulation ignoring BUCK5_VID and BUCK5_SLP_VID values. |
| 1 | BUCK5_MODE | R/W | 0h | This field sets the BUCK5 regulator operating mode. 0h = Automatic mode 1h = Forced PWM mode |
| 0 | BUCK5_DIS | R/W | 1h | BUCK5 disable bit. Writing 0 to this bit forces BUCK5 to turn off regardless of any control input pin (CTL1–CTL6) status. 0h = Disable. 1h = Enable. |