ZHCSQ68A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
INT_4 is shown in Figure 8-92 and described in Table 8-48.
Return to Summary Table.
Interrupt for LIN and high side switch.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LIN_WUP | LIN_DTO | RSVD | HSSOC | HSSOL | RSVD | ||
| R/W1C-0b | R/W1C-0b | R-00b | R/W1C-0b | R/W1C-0b | R-00b | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | LIN_WUP | R/W1C | 0b | LIN bus wake |
| 6 | LIN_DTO | R/W1C | 0b | LIN dominant state timeout |
| 5-4 | RSVD | R | 00b | Reserved |
| 3 | HSSOC | R/W1C | 0b | High side switch over current |
| 2 | HSSOL | R/W1C | 0b | High side switch open load |
| 1-0 | RSVD | R | 00b | Reserved |