ZHCSE15F July 2015 – May 2018 SN65DP159 , SN75DP159
PRODUCTION DATA.
Figure 4. TMDS Main Link Test Circuit
Figure 5. Input and Output Timing Measurements
Figure 6. HDMI and DVI Sink TMDS Output Skew Measurements
Figure 7. TMDS Main Link Common Mode Measurements
Figure 8. Output Differential Waveform 0 dB De-Emphasis
Figure 9. PRE_SEL = L for –2-dB De-Emphasis
Figure 11. Post EQ Input Eye Mask at TTP2_EQ | TMDS DATA RATE (Gbps) | H (Tbit) | V (mV) |
| 3.4 < DR < 3.712 | 0.6 | 335 |
| 3.712 < DR < 5.94 | –0.0332Rbit2 + 0.2312Rbit + 0.1998 | –19.66Rbit2 + 106.74Rbit + 209.58 |
| 5.94 ≤ DR ≤ 6.0 | 0.4 | 150 |
Figure 13. HPD Test Circuit
Figure 14. HPD Timing Diagram Number 1
Figure 15. HPD Logic Disconnect Timeout
Figure 16. Start and Stop Condition Timing
Figure 17. SCL and SDA Timing
Figure 18. DDC Propagation Delay – Source to Sink
Figure 19. DDC Propagation Delay – Sink to Source