ZHCSG08E October 2016 – January 2021 DRV8702-Q1 , DRV8703-Q1
PRODUCTION DATA
請(qǐng)參考 PDF 數(shù)據(jù)表獲取器件具體的封裝圖。
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| t(CLK) | Minimum SPI clock period | 100 | ns | ||
| t(CLKH) | Clock high time | 50 | ns | ||
| t(CLKL) | Clock low time | 50 | ns | ||
| t(SU_SDI) | SDI input data setup time | 20 | ns | ||
| t(HD_SDI) | SDI input data hold time | 30 | ns | ||
| t(HD_SDO) | SDO output hold time | 40 | ns | ||
| t(SU_SCS) | SCS setup time | 50 | ns | ||
| t(HD_SCS) | SCS hold time | 50 | ns | ||
| t(HI_SCS) | SCS minimum high time before SCS active low | 400 | ns | ||