SNLA437A December 2023 – October 2025 DP83822H , DP83822HF , DP83822I , DP83822IF , DP83826I
Ensure the device is being powered according to the recommended power supply ramp sequence. Power up the device and probe the voltage rails of the PHY to ensure that the voltages are within limits defined in Table 2-24. Verify that the power up voltage parameter timings are within the limits defined in Table 2-2 and Figure 2-1.
| Descriptions | Min | Typ | Max | Unit | |
|---|---|---|---|---|---|
| VDDIO | Supply Voltage 1/O = 1.8V | 1.71 | 1.8 | 1.89 | V |
| Supply Voltage I/O = 2.5V | 2.375 | 2.5 | 2.625 | ||
| Supply Voltage I/O = 3.3V | 3.15 | 3.3 | 3.45 | ||
| AVD | Supply Voltage Analog = 3.3V | 3.15 | 3.3 | 3.45 | V |
| Supply Voltage Analog = 1.8V | 1.71 | 1.8 | 1.89 | ||
| Center Tap (CT) | Supply Voltage Center Tap = 3.3V | 3.15 | 3.3 | 3.45 | V |
| Supply Voltage Center Tap = 1.8V | 1.71 | 1.8 | 1.89 |
| Parameter | Test Conditions | MIN | TYP | MAX | Unit | |
|---|---|---|---|---|---|---|
| T1 | AVD (analog
supply) ramp delay post VDDIO (digital supply) ramp. AVD and VDDIO potential must not exceed 0.3V prior to supply ramp. | Time from start of supply ramp | –100 | 100 | ms | |
| VDDIO ramp time | 100 | ms | ||||
| AVD ramp time | 100 | ms | ||||
| T2 | Post power-up stabilization time prior to MDC preamble for register accesses. MDC preamble coming in any time after this max wait time will be valid. | MDIO is pulled high for 32-bit serial management initialization | 200 | ms | ||
| T3 | Hardware configuration latch-in time for power up | 200 | ms | |||
| T4 | Hardware configuration pins transition to output drivers | 64 | ns | |||
| T5 | Fast Link Pulse transmission delay post power up | 1.5 | s | |||
Figure 2-1 Power-Up Timing