4 修訂歷史記錄
Changes from B Revision (January 2016) to C Revision
- Added bullet item with additional description for 3-wire mode operation to Design Requirements section Go
Changes from A Revision (September 2012) to B Revision
- Changed 接受 16 位、24 位和 32 位音頻數據至接受 16 位、20 位、24 位和 32 位音頻數據Go
- Deleted 內部無喀嗒和噼啪聲控制,用于更改采樣率或暫停時鐘,.. 無喀嗒和噼啪聲操作Go
- Added 引腳配置和功能 部分、ESD 額定值 表、特性 說明 部分、器件功能模式 部分、應用和實施 部分、電源建議 部分、布局 部分、器件和文檔支持 部分以及機械、封裝和可訂購信息 部分Go
- Clarified Pin Functions table.Go
- Deleted redundant PLL specification in Recommended Operating ConditionsGo
- Deleted Intelligent clock error... and ...for pop-free performance in the Overview section.Go
- Added note on instruction cycle requirements.Go
- Added note on instruction cycles in Fixed Audio Processing Flow (Program 5).Go
- Changed Ouptut to OutputGo
- Deleted VREF mode provides 2.1Vrms full-scale output at both AVDD levels.Go
- Clarified clock generation explanation in Reset and System Clock FunctionsGo
- Clarified external SCK discussion in Clock Slave Mode with BCK PLL to Generate Internal Clocks (3-Wire PCM).Go
- Deleted The PCM512x disables the internal PLL when an external SCK is supplied.Go
Changes from * Revision (August 2012) to A Revision