ZHCSK16A October 2017 – July 2019 LMK04228
PRODUCTION DATA.
These registers set the delay of the SYSREF digital delay value.
| MSB | LSB |
|---|---|
| 0x13C[4:0] | 0x13D[7:0] |
| BIT | REGISTERS | NAME | POR DEFAULT | DESCRIPTION | |
|---|---|---|---|---|---|
| 7:5 | 0x13C | NA | 0 | Reserved | |
| 4:0 | 0x13C | SYSREF_DDLY[12:8] | 0 | Sets the value of the SYSREF digital delay. | |
| Field Value | Delay Value | ||||
| 0x00 to 0x07 | Reserved | ||||
| 8 (0x08) | 8 | ||||
| 7:0 | 0x13D | SYSREF_DDLY[7:0] | 8 | 9 (0x09) | 9 |
| ... | ... | ||||
| 8190 (0x1FFE) | 8190 | ||||
| 8191 (0X1FFF) | 8191 | ||||