ZHCSG37C September 2016 – December 2022 DS90UB934-Q1
PRODUCTION DATA
| MIN | MAX | UNIT | |||
|---|---|---|---|---|---|
| I2C SERIAL CONTROL BUS (Figure 4-4) | |||||
| fSCL | SCL Clock Frequency | Standard-mode | >0 | 100 | kHz |
| Fast-mode | >0 | 400 | |||
| Fast-mode Plus | >0 | 1000 | |||
| tLOW | SCL Low Period | Standard-mode | 4.7 | μs | |
| Fast-mode | 1.3 | ||||
| Fast-mode Plus | 0.5 | ||||
| tHIGH | SCL High Period | Standard-mode | 4 | μs | |
| Fast-mode | 0.6 | ||||
| Fast-mode Plus | 0.26 | ||||
| tHD;STA | Hold time for a start or a repeated start condition | Standard-mode | 4 | μs | |
| Fast-mode | 0.6 | ||||
| Fast-mode Plus | 0.26 | ||||
| tSU;STA | Set Up time for a start or a repeated start condition | Standard-mode | 4.7 | μs | |
| Fast-mode | 0.6 | ||||
| Fast-mode Plus | 0.26 | ||||
| tHD;DAT | Data Hold Time | Standard-mode | 0 | μs | |
| Fast-mode | 0 | ||||
| Fast-mode Plus | 0 | ||||
| tSU;DAT | Data Set Up Time | Standard-mode | 250 | ns | |
| Fast-mode | 100 | ||||
| Fast-mode Plus | 50 | ||||
| tSU;STO | Set Up Time for STOP Condition | Standard-mode | 4 | μs | |
| Fast-mode | 0.6 | ||||
| Fast-mode Plus | 0.26 | ||||
| tBUF | Bus Free Time Between STOP and START | Standard-mode | 4.7 | μs | |
| Fast-mode | 1.3 | ||||
| Fast-mode Plus | 0.5 | ||||
| tr | SCL and SDA Rise Time | Standard-mode | 1000 | ns | |
| Fast-mode | 300 | ||||
| Fast-mode Plus | 120 | ||||
| tf | SCL and SDA Fall Time | Standard-mode | 300 | ns | |
| Fast-mode | 300 | ||||
| Fast-mode Plus | 120 | ||||
| Cb | Capacitive Load for Each Bus Line(1) | Standard-mode | 400 | pF | |
| Fast-mode | 400 | ||||
| Fast-mode Plus | 550 | ||||
| tSP | Input Filter(1) | Fast-mode | 50 | ns | |
| Fast-mode Plus | 50 | ||||
Figure 4-1 LVCMOS Transition Times
Figure 4-2 FPD-Link III Receiver VID, VIN, VCM
Figure 4-3 Deserializer Data Lock Time
Figure 4-4 I2C Serial Control Bus Timing
Figure 4-5 SSO Test Pattern for Power Consumption
Figure 4-6 Deserializer Delay
Figure 4-7 Deserializer Output Setup/Hold Times
Figure 4-8 Output State (Setup and Hold) Times
Figure 4-9 Spread Spectrum Clock Output Profile