ZHCSFL8C October 2016 – August 2021 TPS65983B
PRODUCTION DATA
Figure 12-6 Example Layout (Top View in 2-D)
Figure 12-7 Example Layout (Bottom View in 2-D)
Figure 12-8 Example Layout (Top View in 3-D)
Figure 12-9 Example Layout (Bottom View in 3-D)
Figure 12-10 Top Polygonal Pours
Figure 12-11 Bottom Polygonal Pours
Figure 12-12 CC1 and CC2 Capacitor Routing
Figure 12-13 Top Layer Component Routing
Figure 12-14 Bottom Layer Component Routing
Figure 12-15 Void Via Placement
Figure 12-16 Top Layer GND Pour
Figure 12-17 Final Routing and GND Pour (Top Layer)
Figure 12-18 Final Routing (Inner Signal Layer)
Figure 12-19 Final Routing (Bottom Layer)