6.8 Master Clock Characteristics(1)
PVDD = 24 V, BTL BD mode, AVDD = DVDD = 3.3 V, fS = 48 kHz, RL = 8 Ω, audio frequency = 1 kHz, AES17 filter, fPWM = 384 kHz, TA = 25°C (unless otherwise specified). All performance is in accordance with recommended operating conditions (unless otherwise specified).
| PARAMETER |
TEST CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
| PLL INPUT PARAMETERS |
| fMCLKI |
MCLK frequency |
|
2.8224 |
|
24.576 |
MHz |
|
MCLK duty cycle |
|
40% |
50% |
60% |
|
| tr / tf(MCLK) |
Rise/fall time for MCLK |
|
|
|
5 |
ns |