ZHCSGN5B March 2017 – July 2018 LP8863-Q1
PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| ƒSCLK | Clock frequency | 400 | kHz | ||
| 1 | Hold time (repeated) START Condition | 0.6 | µs | ||
| 2 | Clock low time | 1.3 | µs | ||
| 3 | Clock high time | 600 | ns | ||
| 4 | Set-up time for a repeated START condition | 600 | ns | ||
| 5 | Data hold time | 50 | ns | ||
| 6 | Data setup time | 100 | ns | ||
| 7 | Rise Time of SDA and SCL | 300 | ns | ||
| 8 | Fall Time of SDA and SCL | 300 | ns | ||
| 9 | Set-up time for STOP condition | 600 | ns | ||
| 10 | Bus free time between a STOP and a START Condition | 1.3 | µs | ||
Figure 2. I2C Timing Diagram