ZHCSHX3A December 2014 – March 2018 LDC1312 , LDC1314
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| VOLTAGE LEVELS | ||||||
| VIH | Input High Voltage | 0.7?VDD | V | |||
| VIL | Input Low Voltage | 0.3?VDD | V | |||
| VOL | Output Low Voltage (3mA sink current) | 0.4 | V | |||
| HYS | Hysteresis | 0.1?VDD | V | |||
| I2C TIMING CHARACTERISTICS | ||||||
| ƒSCL | Clock Frequency | 10 | 400 | kHz | ||
| tLOW | Clock Low Time | 1.3 | μs | |||
| tHIGH | Clock High Time | 0.6 | μs | |||
| tHD;STA | Hold Time (repeated) START condition | After this period, the first clock pulse is generated | 0.6 | μs | ||
| tSU;STA | Set-up time for a repeated START condition | 0.6 | μs | |||
| tHD;DAT | Data hold time | 0 | μs | |||
| tSU;DAT | Data setup time | 100 | ns | |||
| tSU;STO | Set-up time for STOP condition | 0.6 | μs | |||
| tBUF | Bus free time between a STOP and START condition | 1.3 | μs | |||
| tVD;DAT | Data valid time | 0.9 | μs | |||
| tVD;ACK | Data valid acknowledge time | 0.9 | μs | |||
| tSP | Pulse width of spikes that must be suppressed by the input filter(1) | 50 | ns | |||
Figure 1. I2C Timing