ZHCSEN6D October 2014 – February 2022 DS90UH948-Q1
PRODUCTION DATA
Figure 6-1 Checkerboard Data Pattern
Figure 6-2 CML Output Driver
Figure 6-3 LVCMOS Transition Times
Figure 6-4 Latency Delay
Figure 6-5 FPD-Link and LVCMOS Power Down Delay
Figure 6-6 CML PLL Lock Time
Figure 6-7 FPD-Link III Receiver DC VTH/VTL Definition
Figure 6-8 Input Transition Times
Figure 6-9 FPD-Link Single-Ended and Differential Waveforms
Figure 6-10 FPD-Link Transmitter Pulse Positions
Figure 6-11 Serial Control Bus Timing Diagram
Figure 6-12 I2S Timing