ZHCSIO5B October 2017 – January 2021 DRV8873-Q1
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| t(READY) | SPI ready, VM > V(UVLO) | 1 | ms | ||
| t(CLK) | SCLK minimum period | 100 | ns | ||
| t(CLKH) | SCLK minimum high time | 50 | ns | ||
| t(CLKL) | SCLK minimum low time | 50 | ns | ||
| tsu(SDI) | SDI input setup time | 20 | ns | ||
| th(SDI) | SDI input hold time | 30 | ns | ||
| td(SDO) | SDO output delay time, SCLK high to SDO valid, CL = 20 pF | 30 | ns | ||
| tsu(nSCS) | nSCS input setup time | 50 | ns | ||
| th(nSCS) | nSCS input hold time | 50 | ns | ||
| t(HI_nSCS) | nSCS minimum high time before active low | 500 | ns | ||
| tdis(nSCS) | nSCS disable time, nSCS high to SDO high impedance | 10 | ns | ||
Figure 6-1 SPI Slave-Mode Timing Definition