TPS75201M-EP
- Controlled Baseline
- One Assembly/Test Site, One Fabrication Site
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree(1)
- 2-A Low-Dropout (LDO) Voltage Regulator
- Open-Drain Power-On Reset With 100-ms Delay
- Ultralow 75-μA Typ Quiescent Current
- Fast Transient Response
- 2% Tolerance Over Specified Conditions for Fixed-Output Versions
- 20-Pin TSSOP (PWP) PowerPAD Package
- Thermal Shutdown Protection
(1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over the specified temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
The TPS75201M-EP is a low dropout regulator with an integrated power-on reset (RESET) function. This device is capable of supplying 2 A of output current with a dropout of 210 mV. Quiescent current is 75 µA at full load and drops down to 1 μA when the device is disabled. The TPS75201M-EP is designed to have fast transient response for larger load current changes.
Because the PMOS device operates like a low-value resistor, the dropout voltage is very low (typically 210 mV at an output current of 2 A) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (75 &micr;A typ over the full range of output current, 1 mA to 2 A). These two key specifications yield a significant improvement in operating life for battery-powered systems.
The device is enabled when the enable (EN) input is connected to a low-level input voltage. This low-dropout (LDO) device also features a sleep mode; applying a TTL high signal to EN shuts down the regulator, reducing the quiescent current to 1 µA at TJ = 25°C.
The RESET (SVS, POR, or power-on reset) output of the TPS75201M-EP initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS75201M-EP monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage. When the output reaches 95% of its regulated voltage, RESET goes to a high-impedance state after a 100-ms delay. RESET goes to a logic-low state when the regulated output voltage is pulled below 95% (i.e., overload condition) of its regulated voltage.
The TPS75201M-EP is adjustable (programmable over the range of 1.5 V to 5 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges.
您可能感興趣的相似產品
功能與比較器件相同,但引腳排列有所不同
技術文檔
| 類型 | 標題 | 下載最新的英語版本 | 日期 | |||
|---|---|---|---|---|---|---|
| * | 輻射與可靠性報告 | TPS75201MPWPREP Reliability Report | 2014年 12月 22日 | |||
| * | 數據表 | TPS75201M-EP 數據表 (Rev. A) | 2013年 7月 26日 | |||
| * | 輻射與可靠性報告 | TPS75201MPWPREP Reliability Report | 2013年 4月 24日 |
訂購和質量
- RoHS
- REACH
- 器件標識
- 引腳鍍層/焊球材料
- MSL 等級/回流焊峰值溫度
- MTBF/時基故障估算
- 材料成分
- 鑒定摘要
- 持續可靠性監測
- 制造廠地點
- 封裝廠地點