產(chǎn)品詳情

CPU 1 C24 Frequency (MHz) 40 Flash memory (kByte) 16 RAM (kByte) 2 ADC type 10-bit Sigma-delta filter 8 PWM (Ch) 8 Number of ADC channels 5 Operating temperature range (°C) -40 to 125 Rating Catalog Communication interface CAN, SPI, UART Operating system FreeRTOS
CPU 1 C24 Frequency (MHz) 40 Flash memory (kByte) 16 RAM (kByte) 2 ADC type 10-bit Sigma-delta filter 8 PWM (Ch) 8 Number of ADC channels 5 Operating temperature range (°C) -40 to 125 Rating Catalog Communication interface CAN, SPI, UART Operating system FreeRTOS
LQFP (VF) 32 81 mm2 9 x 9
  • High-Performance Static CMOS Technology
    • 25-ns Instruction Cycle Time (40 MHz)
    • 40-MIPS Performance
    • Low-Power 3.3-V Design
  • Based on TMS320C2xx DSP CPU Core
    • Code-Compatible With 240x and F243/F241/C242
    • Instruction Set Compatible With F240
  • On-Chip Memory
    • Up to 8K Words x 16 Bits of Flash EEPROM (2 Sectors) (LF2401A)
    • 8K Words x 16 Bits of ROM (LC2401A)
    • Programmable "Code-Security" Feature for the On-Chip Flash/ROM
    • Up to 1K Words x 16 Bits of Data/Program RAM
      • 544 Words of Dual-Access RAM
      • Up to 512 Words of Single-Access RAM
  • Boot ROM
    • SCI Bootloader
  • Event-Manager (EV) Module (EVA), Which Includes:
    • Two 16-Bit General-Purpose Timers
    • Seven 16-Bit Pulse-Width Modulation (PWM) Channels Which Enable:
      • Three-Phase Inverter Control
      • Center- or Edge-Alignment of PWM Channels
      • Emergency PWM Channel Shutdown With External PDPINTA Pin
    • Programmable Deadband (Deadtime) Prevents Shoot-Through Faults
    • One Capture Unit for Time-Stamping of External Events
    • Input Qualifier for Select Pins
    • Synchronized A-to-D Conversion
    • Designed for AC Induction, BLDC, Switched Reluctance, and Stepper Motor Control
  • Small Foot-Print (7 mm × 7 mm) Ideally Suited for Space-Constrained Applications
  • Watchdog (WD) Timer Module
  • 10-Bit Analog-to-Digital Converter (ADC)
    • 5 Multiplexed Input Channels
    • 500 ns Minimum Conversion Time
    • Selectable Twin 8-State Sequencers Triggered by Event Manager
  • Serial Communications Interface (SCI)
  • Phase-Locked-Loop (PLL)-Based Clock Generation
  • Up to 13 Individually Programmable, Multiplexed General-Purpose Input/Output (GPIO) Pins
  • User-Selectable Dual External Interrupts (XINT1 and XINT2)
  • Power Management:
    • Three Power-Down Modes
    • Ability to Power Down Each Peripheral Independently
  • Real-Time JTAG-Compliant Scan-Based Emulation, IEEE Standard 1149.1 (JTAG)
  • Development Tools Include:
    • Texas Instruments (TI) ANSI C Compiler, Assembler/ Linker, and Code Composer Studio? Debugger
    • Evaluation Modules
    • Scan-Based Self-Emulation (XDS510?)
    • Broad Third-Party Digital Motor Control Support
  • 32-Pin VF Low-Profile Quad Flatpack (LQFP)
  • Extended Temperature Options (A and S)
    • A: –40°C to 85°C
    • S: –40°C to 125°C

Code Composer Studio and XDS510 are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port; however, boundary scan is not supported in this device family.
TMS320C24x, TMS320C2000, TMS320, and C24x are trademarks of Texas Instruments.
Throughout this document, TMS320Lx2401A is used as a generic name for the TMS320LF2401A and TMS320LC2401A devices. An abbreviated name, Lx2401A, denotes both devices as well.

  • High-Performance Static CMOS Technology
    • 25-ns Instruction Cycle Time (40 MHz)
    • 40-MIPS Performance
    • Low-Power 3.3-V Design
  • Based on TMS320C2xx DSP CPU Core
    • Code-Compatible With 240x and F243/F241/C242
    • Instruction Set Compatible With F240
  • On-Chip Memory
    • Up to 8K Words x 16 Bits of Flash EEPROM (2 Sectors) (LF2401A)
    • 8K Words x 16 Bits of ROM (LC2401A)
    • Programmable "Code-Security" Feature for the On-Chip Flash/ROM
    • Up to 1K Words x 16 Bits of Data/Program RAM
      • 544 Words of Dual-Access RAM
      • Up to 512 Words of Single-Access RAM
  • Boot ROM
    • SCI Bootloader
  • Event-Manager (EV) Module (EVA), Which Includes:
    • Two 16-Bit General-Purpose Timers
    • Seven 16-Bit Pulse-Width Modulation (PWM) Channels Which Enable:
      • Three-Phase Inverter Control
      • Center- or Edge-Alignment of PWM Channels
      • Emergency PWM Channel Shutdown With External PDPINTA Pin
    • Programmable Deadband (Deadtime) Prevents Shoot-Through Faults
    • One Capture Unit for Time-Stamping of External Events
    • Input Qualifier for Select Pins
    • Synchronized A-to-D Conversion
    • Designed for AC Induction, BLDC, Switched Reluctance, and Stepper Motor Control
  • Small Foot-Print (7 mm × 7 mm) Ideally Suited for Space-Constrained Applications
  • Watchdog (WD) Timer Module
  • 10-Bit Analog-to-Digital Converter (ADC)
    • 5 Multiplexed Input Channels
    • 500 ns Minimum Conversion Time
    • Selectable Twin 8-State Sequencers Triggered by Event Manager
  • Serial Communications Interface (SCI)
  • Phase-Locked-Loop (PLL)-Based Clock Generation
  • Up to 13 Individually Programmable, Multiplexed General-Purpose Input/Output (GPIO) Pins
  • User-Selectable Dual External Interrupts (XINT1 and XINT2)
  • Power Management:
    • Three Power-Down Modes
    • Ability to Power Down Each Peripheral Independently
  • Real-Time JTAG-Compliant Scan-Based Emulation, IEEE Standard 1149.1 (JTAG)
  • Development Tools Include:
    • Texas Instruments (TI) ANSI C Compiler, Assembler/ Linker, and Code Composer Studio? Debugger
    • Evaluation Modules
    • Scan-Based Self-Emulation (XDS510?)
    • Broad Third-Party Digital Motor Control Support
  • 32-Pin VF Low-Profile Quad Flatpack (LQFP)
  • Extended Temperature Options (A and S)
    • A: –40°C to 85°C
    • S: –40°C to 125°C

Code Composer Studio and XDS510 are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port; however, boundary scan is not supported in this device family.
TMS320C24x, TMS320C2000, TMS320, and C24x are trademarks of Texas Instruments.
Throughout this document, TMS320Lx2401A is used as a generic name for the TMS320LF2401A and TMS320LC2401A devices. An abbreviated name, Lx2401A, denotes both devices as well.

The TMS320Lx2401A device, a new member of the TMS320C24x™ generation of digital signal processor (DSP) controllers, is part of the TMS320C2000™ platform of fixed-point DSPs. The Lx2401A device offers the enhanced TMS320™ DSP architectural design of the C2xx core CPU for low-cost, low-power, and high-performance processing capabilities. Several advanced peripherals, optimized for digital motor and motion control applications, have been integrated to provide a true single-chip DSP controller. While code-compatible with the existing 240x and C24x™ DSP controller devices, the Lx2401A offers increased processing performance (40 MIPS) and a higher level of peripheral integration. See the TMS320x240xA Device Summary section for device-specific features.

The Lx2401A device offers a peripheral suite tailored to meet the specific price/performance points required by various applications. The Lx2401A also offers a cost-effective reprogrammable solution for volume production. A password-based "code security" feature on the device is useful in preventing unauthorized duplication of proprietary code stored in on-chip Flash/ROM. Note that the LF2401A contains a 256-word boot ROM to facilitate in-circuit programming. The boot ROM on LC2401A is used for test purposes.

The Lx2401A offers an event manager module which has been optimized for digital motor control and power conversion applications. Capabilities of this module include center- and/or edge-aligned PWM generation, programmable deadband to prevent shoot-through faults, and synchronized analog-to-digital conversion. Select EV pins have been provided with an "input-qualifier" circuitry, which minimizes inadvertent pin-triggering by glitches.

The high-performance, 10-bit analog-to-digital converter (ADC) has a minimum conversion time of 500 ns and offers up to 5 channels of analog input. The autosequencing capability of the ADC allows a maximum of 16 conversions to take place in a single conversion session without any CPU overhead.

A serial communications interface (SCI) is integrated on all devices to provide asynchronous communication to other devices in the system. To maximize device flexibility, functional pins are also configurable as general-purpose inputs/outputs (GPIOs).

To streamline development time, JTAG-compliant scan-based emulation has been integrated into all devices. This provides non-intrusive real-time capabilities required to debug digital control systems. A complete suite of code-generation tools from C compilers to the industry-standard Code Composer Studio™ debugger supports this family. Numerous third-party developers not only offer device-level development tools, but also system-level design and development support.

NOTE: The Lx2401A device has reduced peripheral functionality compared to other 24x/240x devices. While peripherals such as SPI and CAN are absent on the Lx2401A, peripherals such as EV and ADC have reduced functionality. For example, in the case of EV, there is no QEP unit and the Capture unit has only one capture pin (as opposed to three or six pins in other devices). The ADC has only five input channels (as opposed to eight or sixteen channels in other devices). For these reasons, some bits that are valid in other 24x/240x devices are not applicable in the Lx2401A. The registers and their valid bits are described in Table 16, Lx2401A DSP Peripheral Register Description. For a description of those registers and bits that are valid, refer to the TMS320LF/LC240xA DSP Controllers Reference Guide: System and Peripherals (literature number SPRU357). Any exceptions to SPRU357 has been described in the respective peripheral sections in this data sheet.

The TMS320Lx2401A device, a new member of the TMS320C24x™ generation of digital signal processor (DSP) controllers, is part of the TMS320C2000™ platform of fixed-point DSPs. The Lx2401A device offers the enhanced TMS320™ DSP architectural design of the C2xx core CPU for low-cost, low-power, and high-performance processing capabilities. Several advanced peripherals, optimized for digital motor and motion control applications, have been integrated to provide a true single-chip DSP controller. While code-compatible with the existing 240x and C24x™ DSP controller devices, the Lx2401A offers increased processing performance (40 MIPS) and a higher level of peripheral integration. See the TMS320x240xA Device Summary section for device-specific features.

The Lx2401A device offers a peripheral suite tailored to meet the specific price/performance points required by various applications. The Lx2401A also offers a cost-effective reprogrammable solution for volume production. A password-based "code security" feature on the device is useful in preventing unauthorized duplication of proprietary code stored in on-chip Flash/ROM. Note that the LF2401A contains a 256-word boot ROM to facilitate in-circuit programming. The boot ROM on LC2401A is used for test purposes.

The Lx2401A offers an event manager module which has been optimized for digital motor control and power conversion applications. Capabilities of this module include center- and/or edge-aligned PWM generation, programmable deadband to prevent shoot-through faults, and synchronized analog-to-digital conversion. Select EV pins have been provided with an "input-qualifier" circuitry, which minimizes inadvertent pin-triggering by glitches.

The high-performance, 10-bit analog-to-digital converter (ADC) has a minimum conversion time of 500 ns and offers up to 5 channels of analog input. The autosequencing capability of the ADC allows a maximum of 16 conversions to take place in a single conversion session without any CPU overhead.

A serial communications interface (SCI) is integrated on all devices to provide asynchronous communication to other devices in the system. To maximize device flexibility, functional pins are also configurable as general-purpose inputs/outputs (GPIOs).

To streamline development time, JTAG-compliant scan-based emulation has been integrated into all devices. This provides non-intrusive real-time capabilities required to debug digital control systems. A complete suite of code-generation tools from C compilers to the industry-standard Code Composer Studio™ debugger supports this family. Numerous third-party developers not only offer device-level development tools, but also system-level design and development support.

NOTE: The Lx2401A device has reduced peripheral functionality compared to other 24x/240x devices. While peripherals such as SPI and CAN are absent on the Lx2401A, peripherals such as EV and ADC have reduced functionality. For example, in the case of EV, there is no QEP unit and the Capture unit has only one capture pin (as opposed to three or six pins in other devices). The ADC has only five input channels (as opposed to eight or sixteen channels in other devices). For these reasons, some bits that are valid in other 24x/240x devices are not applicable in the Lx2401A. The registers and their valid bits are described in Table 16, Lx2401A DSP Peripheral Register Description. For a description of those registers and bits that are valid, refer to the TMS320LF/LC240xA DSP Controllers Reference Guide: System and Peripherals (literature number SPRU357). Any exceptions to SPRU357 has been described in the respective peripheral sections in this data sheet.

下載 觀看帶字幕的視頻 視頻
TI 不提供設(shè)計(jì)支持

TI 不會(huì)為該產(chǎn)品的新工程(例如新內(nèi)容或軟件更新)提供持續(xù)的設(shè)計(jì)支持。如可用,您將在產(chǎn)品文件夾中找到相關(guān)的配套資料、軟件和工具。您也可以在 TI E2ETM 支持論壇中搜索已歸檔的信息。

您可能感興趣的相似產(chǎn)品

功能與比較器件相似
TMS320F280023 正在供貨 具有 100MHz 頻率、FPU、TMU、64kB 閃存的 C2000? 32 位 MCU This product is in the latest generation for high performance C2000 real-time control.

技術(shù)文檔

star =有關(guān)此產(chǎn)品的 TI 精選熱門文檔
未找到結(jié)果。請(qǐng)清除搜索并重試。
查看全部 25
類型 標(biāo)題 下載最新的英語版本 日期
* 數(shù)據(jù)表 TMS320LF2401A, TMS320LC2401A DSP Controllers 數(shù)據(jù)表 (Rev. K) 2007年 7月 12日
* 勘誤表 TMS320LF2401A, TMS320LC2401A DSP Controller Silicon Errata (Rev. G) 2005年 6月 1日
應(yīng)用手冊(cè) 支持 C2000? 的開發(fā)工具版本 (Rev. A) PDF | HTML 英語版 (Rev.A) PDF | HTML 2024年 7月 17日
應(yīng)用手冊(cè) 半導(dǎo)體和 IC 封裝熱指標(biāo) (Rev. D) PDF | HTML 英語版 (Rev.D) PDF | HTML 2024年 4月 24日
應(yīng)用手冊(cè) 第 2 代 C2000 實(shí)時(shí) MCU 的 EEPROM 模擬 (Rev. A) 英語版 (Rev.A) 2021年 8月 3日
應(yīng)用手冊(cè) C2000? MISRA-C Policy 2017年 9月 26日
用戶指南 C2000 常見問題解答 2015年 5月 26日
應(yīng)用手冊(cè) Calculating FIT for a Mission Profile 2015年 3月 24日
用戶指南 TMS320x280x, 2801x 增強(qiáng)型局控制器域網(wǎng) (eCAN) 英語版 2012年 8月 24日
應(yīng)用手冊(cè) 針對(duì) TMS320F28xxx DSC 的閃存編程解決方案 英語版 2012年 7月 30日
應(yīng)用手冊(cè) Programming External Nonvolatile Memory Using SDFlash for TMS320C28x Devices 2009年 11月 16日
應(yīng)用手冊(cè) 常用對(duì)象文件格式 (COFF) 2009年 4月 15日
應(yīng)用手冊(cè) Migrating from TMS320x2833x/2823x to TMS320x2834x 2009年 3月 3日
用戶指南 TMS320x280x, 2801x, 2804x Serial Peripheral Interface (SPI) Reference Guide 2009年 2月 5日
應(yīng)用手冊(cè) TMS320F28xx 和 TMS320F28xxx DSC 的硬件設(shè)計(jì)指南 (Rev. A) 最新英語版本 (Rev.D) 2008年 8月 11日
應(yīng)用手冊(cè) Microstepping Bipolar Drive of Two-Phase Hybrid Stepping Motor on F2808 DSP 2008年 5月 2日
應(yīng)用手冊(cè) 使用增強(qiáng)型脈寬調(diào)制器 (ePWM) 模塊進(jìn)行 0-100% 占空比控制 2006年 12月 20日
應(yīng)用手冊(cè) Using the eQEP Module in TMS320x280x as a Dedicated Capture 2006年 11月 30日
用戶指南 TMS320LF/LC240xA DSP Controllers System and Peripherals RG (Rev. C) 2006年 5月 10日
應(yīng)用手冊(cè) 平均電流模式控制功率因素校正轉(zhuǎn)換器..TMS320LF2407A 最新英語版本 (Rev.A) 2005年 11月 7日
應(yīng)用手冊(cè) Average Current Mode Controlled Power Factor Correction Converter..TMS320LF2407A (Rev. A) 2005年 7月 19日
應(yīng)用手冊(cè) Online Stack Overflow Detection on the TMS320C28x DSP 2003年 5月 2日
應(yīng)用手冊(cè) Getting Started in C and Assembly Code with the TMS320LF240x DSP (Rev. A) 2002年 7月 10日
用戶指南 TMS320F/C24x DSP Controllers CPU & Instr. Set RG-Manual Update Sheet (SPRU160C) (Rev. A) 2002年 7月 1日
用戶指南 TMS320F/C24x DSP Controllers CPU and Instruction Set Reference Guide (Rev. C) 1999年 3月 31日

設(shè)計(jì)和開發(fā)

如需其他信息或資源,請(qǐng)點(diǎn)擊以下任一標(biāo)題進(jìn)入詳情頁面查看(如有)。

軟件編程工具

SPRC073 Download LF2401A Serial Flash Programming Utility

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
C2000 實(shí)時(shí)微控制器
TMS320LF2401A 16 位 DSP、40MHz 頻率、8kw 閃存、32 引腳
軟件編程工具

SPRC074 Download LF240xA Serial Flash Programming Utility

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
C2000 實(shí)時(shí)微控制器
TMS320LF2401A 16 位 DSP、40MHz 頻率、8kw 閃存、32 引腳 TMS320LF2402A 16 位 DSP、40MHz 頻率、8kw 閃存、64 引腳 TMS320LF2403A 16 位 DSP、40MHz 頻率、16kw 閃存、64 引腳 TMS320LF2406A 16 位 DSP、40MHz 頻率、32kw 閃存、100 引腳 TMS320LF2407A 16 位 DSP、40MHz 頻率、32kw 閃存、144 引腳
支持軟件

SPRC141 TMS320LF240x/LF240A Flash API

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

產(chǎn)品
C2000 實(shí)時(shí)微控制器
SM320LF2407A-EP 具有 40MIPS 性能的 C2000? 增強(qiáng)型產(chǎn)品 16 位 MCU TMS320LF2401A 16 位 DSP、40MHz 頻率、8kw 閃存、32 引腳 TMS320LF2402A 16 位 DSP、40MHz 頻率、8kw 閃存、64 引腳 TMS320LF2403A 16 位 DSP、40MHz 頻率、16kw 閃存、64 引腳 TMS320LF2406A 16 位 DSP、40MHz 頻率、32kw 閃存、100 引腳 TMS320LF2407A 16 位 DSP、40MHz 頻率、32kw 閃存、144 引腳
設(shè)計(jì)工具

C2000-3P-SEARCH — 3P search tool

TI 與多家公司攜手推出適用于 TI C2000 器件的各種解決方案和服務(wù)。這些公司可使用 C2000 器件加速您的量產(chǎn)流程。下載此搜索工具,快速瀏覽第三方詳細(xì)信息,并尋找合適的第三方來滿足您的需求。

該工具分為兩大類 - 應(yīng)用及閃存編程解決方案和服務(wù)。

“應(yīng)用”類:

  1. 培訓(xùn)/研討會(huì)
  2. 建模工具
  3. 電機(jī)控制
  4. 數(shù)字電源
  5. 軟件棧
  6. 功能安全
  7. 信息安全
  8. 硬件服務(wù)
  9. 軟件服務(wù)
封裝 引腳 CAD 符號(hào)、封裝和 3D 模型
LQFP (VF) 32 Ultra Librarian

訂購和質(zhì)量

包含信息:
  • RoHS
  • REACH
  • 器件標(biāo)識(shí)
  • 引腳鍍層/焊球材料
  • MSL 等級(jí)/回流焊峰值溫度
  • MTBF/時(shí)基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測
包含信息:
  • 制造廠地點(diǎn)
  • 封裝廠地點(diǎn)

支持和培訓(xùn)

可獲得 TI 工程師技術(shù)支持的 TI E2E? 論壇

所有內(nèi)容均由 TI 和社區(qū)貢獻(xiàn)者按“原樣”提供,并不構(gòu)成 TI 規(guī)范。請(qǐng)參閱使用條款

如果您對(duì)質(zhì)量、包裝或訂購 TI 產(chǎn)品有疑問,請(qǐng)參閱 TI 支持。??????????????

視頻