產品詳情

DSP type 1 C64x+ DSP (max) (MHz) 400, 500, 600 CPU 32-/64-bit Operating system DSP/BIOS Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) -40 to 105
DSP type 1 C64x+ DSP (max) (MHz) 400, 500, 600 CPU 32-/64-bit Operating system DSP/BIOS Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) -40 to 105
BGA (ZDU) 376 529 mm2 23 x 23 NFBGA (ZWT) 361 256 mm2 16 x 16
  • High-Performance Digital Signal Processor (C6424)
    • 2.5-, 2-, 1.67, 1.43-ns Instruction Cycle Time
    • 400-, 500-, 600-MHz C64x+? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 3200, 4000, 4800, 5600 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix)Grades
    • Low-Power Device (L suffix)
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]
    • 640K-Bit (80K-Byte) L1D Data RAM/Cache [Flexible Allocation]
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Endianess: Supports Both Little Endian and Big Endian
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
      • Supports up to 333-MHz (data rate) bus and interfaces to DDR2-400 SDRAM
    • Asynchronous 16-Bit Wide EMIF (EMIFA) With up to 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Two UARTs (One with RTS and CTS Flow Control)
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Two Multichannel Buffered Serial Ports (McBSPs)
    • I2S and TDM
    • AC97 Audio Codec Interface
    • SPI
    • Standard Voice Codec Interface (AIC12)
    • Telecom Interfaces - ST-Bus, H-100
    • 128 Channel Mode
  • Multichannel Audio Serial Port (McASP0)
    • Four Serializers and SPDIF (DIT) Mode
  • 16-Bit Host-Port Interface (HPI)
  • 32-Bit 33-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Supports Multiple Media Independent Interfaces (MII, RMII)
    • Management Data Input/Output (MDIO) Module
  • VLYNQ? Interface (FPGA Interface)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ROM Bootloader
  • Individual Power-Savings Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Packages:
    • 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch
    • 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-7/-6/-5/-4/-Q6/-Q5/-Q4)
  • 3.3-V and 1.8-V I/O, 1.05-V Internal (-7/-6/-5/-4/-L/-Q5)
  • APPLICATIONS
    • Telecom
    • Audio
    • Industrial Applications
  • Community Reesources

All trademarks are the property of their respective owners.

  • High-Performance Digital Signal Processor (C6424)
    • 2.5-, 2-, 1.67, 1.43-ns Instruction Cycle Time
    • 400-, 500-, 600-MHz C64x+? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 3200, 4000, 4800, 5600 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix)Grades
    • Low-Power Device (L suffix)
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]
    • 640K-Bit (80K-Byte) L1D Data RAM/Cache [Flexible Allocation]
    • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Endianess: Supports Both Little Endian and Big Endian
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
      • Supports up to 333-MHz (data rate) bus and interfaces to DDR2-400 SDRAM
    • Asynchronous 16-Bit Wide EMIF (EMIFA) With up to 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Two UARTs (One with RTS and CTS Flow Control)
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Two Multichannel Buffered Serial Ports (McBSPs)
    • I2S and TDM
    • AC97 Audio Codec Interface
    • SPI
    • Standard Voice Codec Interface (AIC12)
    • Telecom Interfaces - ST-Bus, H-100
    • 128 Channel Mode
  • Multichannel Audio Serial Port (McASP0)
    • Four Serializers and SPDIF (DIT) Mode
  • 16-Bit Host-Port Interface (HPI)
  • 32-Bit 33-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Supports Multiple Media Independent Interfaces (MII, RMII)
    • Management Data Input/Output (MDIO) Module
  • VLYNQ? Interface (FPGA Interface)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ROM Bootloader
  • Individual Power-Savings Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Packages:
    • 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch
    • 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-7/-6/-5/-4/-Q6/-Q5/-Q4)
  • 3.3-V and 1.8-V I/O, 1.05-V Internal (-7/-6/-5/-4/-L/-Q5)
  • APPLICATIONS
    • Telecom
    • Audio
    • Industrial Applications
  • Community Reesources

All trademarks are the property of their respective owners.

The TMS320C64x+™ DSPs (including the TMS320C6424 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The C6424 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital signal processor applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units-two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in telecom, audio, and industrial applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The C6424 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The C6424 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of a 256K-bit memory space that can be configured as mapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a 640K-bit memory space–384K-bit of which is mapped memory and 256K-bit of which can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Bus interface; two multichannel buffered serial ports (McBSPs); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; a user-configurable 16-bit host-port interface (HPI); up to 111-pins of general-purposeinput/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 2 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; 1 peripheral component interconnect (PCI) [33 MHz]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the C6424 and the network. The C6424 EMAC supports 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow C6424 to easily control peripheral devices and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The C6424 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

The TMS320C64x+™ DSPs (including the TMS320C6424 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The C6424 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital signal processor applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units-two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in telecom, audio, and industrial applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The C6424 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The C6424 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of a 256K-bit memory space that can be configured as mapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a 640K-bit memory space–384K-bit of which is mapped memory and 256K-bit of which can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Bus interface; two multichannel buffered serial ports (McBSPs); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; a user-configurable 16-bit host-port interface (HPI); up to 111-pins of general-purposeinput/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 2 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; 1 peripheral component interconnect (PCI) [33 MHz]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the C6424 and the network. The C6424 EMAC supports 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow C6424 to easily control peripheral devices and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The C6424 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

下載 觀看帶字幕的視頻 視頻
TI 不提供設計支持

TI 不會為該產品的新工程(例如新內容或軟件更新)提供持續(xù)的設計支持。如可用,您將在產品文件夾中找到相關的配套資料、軟件和工具。您也可以在 TI E2ETM 支持論壇中搜索已歸檔的信息。

技術文檔

star =有關此產品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 43
類型 標題 下載最新的英語版本 日期
* 數據表 TMS320C6424 Fixed-Point Digital Signal Processor 數據表 (Rev. D) 2010年 1月 11日
* 勘誤表 TMS320C6424/21 Digital Signal Processor Silicon Errata (Revs 1.3 1.2 1.1 & 1.0) (Rev. D) 2011年 8月 12日
應用手冊 如何將 CCS 3.x 工程遷移至最新的 Code Composer Studio? (CCS) (Rev. A) 英語版 (Rev.A) PDF | HTML 2021年 5月 19日
用戶指南 SYS/BIOS (TI-RTOS Kernel) User's Guide (Rev. V) 2020年 6月 1日
應用手冊 Plastic Ball Grid Array [PBGA] Application Note (Rev. B) 2015年 8月 13日
應用手冊 Using the TMS320C642x Bootloader (Rev. B) 2012年 3月 23日
應用手冊 TMS320C642x Power Consumption Summary (Rev. D) 2012年 2月 17日
應用手冊 Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 TMS320C642x DSP Inter-Integrated Circuit (I2C) Module User's Guide (Rev. D) 2011年 3月 25日
用戶指南 TMS320C642x DSP DDR2 Memory Controller User's Guide (Rev. B) 2011年 1月 12日
用戶指南 TMS320C642x DSP EMAC/MDIO User's Guide (Rev. C) 2010年 12月 23日
用戶指南 TMS320C642x DSP Pulse-Width Modulator (PWM) User's Guide (Rev. B) 2010年 8月 5日
用戶指南 TMS320C642x DSP 64-Bit Timer User's Guide (Rev. A) 2010年 8月 3日
用戶指南 TMS320C64x+ DSP Megamodule Reference Guide (Rev. K) 2010年 8月 3日
用戶指南 TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (Rev. J) 2010年 7月 30日
用戶指南 TMS320C642x DSP Peripheral Component Interconnect (PCI) User's Guide (Rev. C) 2010年 5月 14日
用戶指南 TMS320C642x DSP Universal Asynchronous Receiver/Transmitter (UART) User's Guide (Rev. C) 2009年 12月 15日
用戶指南 TMS320C642x DSP Asynchronous External Memory Interface (EMIF) User's Guide (Rev. B) 2009年 2月 24日
用戶指南 TMS320C64x+ DSP Cache User's Guide (Rev. B) 2009年 2月 11日
應用手冊 Implementing DDR2 PCB Layout on the TMS320C6424 DSP 2008年 10月 16日
應用手冊 12Vin C642x Power using Integrated-FET DC/DC Converters and LDO 2008年 10月 9日
應用手冊 5Vin C642x Power using a PMIC (Multi-output DC/DC Converter) 2008年 10月 9日
應用手冊 TMS320C620x/C642x McBSP: UART (Rev. C) 2008年 9月 9日
應用手冊 Migrating from EDMA v2.0 to EDMA v3.0 TMS320C64X DSP (Rev. A) 2008年 8月 21日
應用手冊 Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A) 2008年 7月 17日
用戶指南 TMS320C642x DSP Host Port Interface (HPI) User's Guide (Rev. A) 2008年 7月 16日
用戶指南 TMS320C64x+ DSP Image/Video Processing Library (v2.0) Programmer's Reference (Rev. A) 2008年 5月 5日
用戶指南 TMS320C642x DSP General-Purpose Input/Output (GPIO) User's Guide (Rev. A) 2008年 3月 18日
用戶指南 TMS320C642x DSP Multichannel Audio Serial Port (McASP) User's Guide (Rev. C) 2008年 3月 13日
用戶指南 TMS320C64x+ DSP Little-Endian Library Programmer's Reference (Rev. B) 2008年 3月 6日
用戶指南 TMS320C642x DSP Enhanced DMA (EDMA) Controller User's Guide (Rev. A) 2008年 3月 3日
用戶指南 TMS320C642x DSP Power and Sleep Controller (PSC) User's Guide (Rev. A) 2008年 2月 5日
用戶指南 TMS320C642x DSP Phase-Locked Loop Controller (PLLC) User's Guide (Rev. B) 2007年 12月 12日
應用手冊 Using DMA with Framework Components for C64x+ (Rev. A) 2007年 10月 29日
用戶指南 TMS320C642x DSP VLYNQ Port User's Guide (Rev. B) 2007年 9月 20日
用戶指南 TMS320C642x DSP Multichannel Buffered Serial Port (McBSP) User's Guide (Rev. B) 2007年 9月 17日
應用手冊 TMS320C642x Pin Multiplexing Utility 2007年 7月 9日
應用手冊 Thermal Considerations for the DM64xx, DM64x, and C6000 Devices 2007年 5月 20日
用戶指南 TMS320C642x DSP Peripherals Overview Reference Guide 2007年 3月 4日
用戶指南 TMS320C64x+ DSP Big-Endian Library Programmer's Reference 2006年 3月 10日
用戶指南 TMS320C64x+ Image/Video Processing Library Programmer's Reference 2006年 3月 10日
應用手冊 Migrating from TMS320C64x to TMS320C64x+ (Rev. A) 2005年 10月 20日
測試報告 Download: C64x+ Benchmarks (v1.00) 2005年 7月 6日

設計和開發(fā)

如需其他信息或資源,請點擊以下任一標題進入詳情頁面查看(如有)。

調試探針

TMDSEMU200-U — XDS200 USB 調試探針

XDS200 是用于調試 TI 嵌入式器件的調試探針(仿真器)。? 與低成本的 XDS110 和高性能的 XDS560v2 相比,XDS200 在低成本和高性能之間實現了平衡。? 它在單個倉體中支持廣泛的標準(IEEE1149.1、IEEE1149.7、SWD)。所有 XDS 調試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 Arm? 和 DSP 處理器中均支持內核和系統(tǒng)跟蹤。??對于引腳上的內核跟蹤,則需要使用?XDS560v2 PRO TRACE

XDS200 通過 TI 20 引腳連接器(帶有適用于 TI 14 引腳、Arm Cortex? 10 引腳和 Arm 20 (...)

TI.com 上無現貨
調試探針

TMDSEMU560V2STM-U — XDS560? 軟件 v2 系統(tǒng)跟蹤 USB 調試探針

XDS560v2 是 XDS560™ 系列調試探針中性能非常出色的產品,同時支持傳統(tǒng) JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請注意,它不支持串行線調試 (SWD)。

所有 XDS 調試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 ARM 和 DSP 處理器中均支持內核和系統(tǒng)跟蹤。對于引腳上的跟蹤,需要 XDS560v2 PRO TRACE

XDS560v2 通過 MIPI HSPT 60 引腳連接器(帶有多個用于 TI 14 引腳、TI 20 引腳和 ARM 20 引腳的適配器)連接到目標板,并通過 USB2.0 高速 (480Mbps) (...)

TI.com 上無現貨
調試探針

TMDSEMU560V2STM-UE — Spectrum Digital XDS560v2 系統(tǒng)跟蹤 USB 和以太網

XDS560v2 System Trace 是 XDS560v2 系列高性能 TI 處理器調試探針(仿真器)的第一種型號。XDS560v2 是 XDS 系列調試探針中性能最高的一款,同時支持傳統(tǒng) JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。

XDS560v2 System Trace 在其巨大的外部存儲器緩沖區(qū)中加入了系統(tǒng)引腳跟蹤。這種外部存儲器緩沖區(qū)適用于指定的 TI 器件,通過捕獲相關器件級信息,獲得準確的總線性能活動和吞吐量,并對內核和外設進行電源管理。此外,對于帶有嵌入式緩沖跟蹤器 (ETB) 的所有 ARM 和 DSP 處理器,所有 XDS (...)

TI.com 上無現貨
調試探針

LB-3P-TRACE32-DSP — 適用于數字信號處理器 (DSP) 的 Lauterbach TRACE32 調試和跟蹤系統(tǒng)

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
驅動程序或庫

NDKTCPIP — TI-RTOS 網絡

TI-RTOS Networking(以前稱為 NDK 或網絡開發(fā)者套件)將雙模式 IPv4/IPv6 堆棧與一些網絡應用結合在一起。作為 TI-RTOS 的一部分,TI-RTOS Networking 支持適用于支持以太網的 MCU 以及基于高性能 TMS320C6000? DSP 的器件。
用戶指南: PDF
驅動程序或庫

SPRC122 C62x/C64x Fast Run-Time Support Library

The C62x/64x FastRTS Library is an optimized, floating-point function library for C programmers using either TMS320C62x or TMS320C64x devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed is critical. By replacing the current (...)

支持的產品和硬件

支持的產品和硬件

產品
數字信號處理器 (DSP)
SM320C6201-EP 增強型產品 C6201 定點 DSP SM320C6455-EP C6455 定點 DSP(增強型產品) SMJ320C6201B 軍用定點數字信號處理器 SMJ320C6203 軍用級 C62x 定點 DSP - 陶瓷封裝 TMS320C6202B C62x 定點 DSP- 高達 300MHz、384KB TMS320C6203B C62x 定點 DSP- 高達 300MHz、896KB TMS320C6204 定點數字信號處理器 TMS320C6205 定點數字信號處理器 TMS320C6211B C62x 定點 DSP- 高達 167MHz TMS320C6412 C64x 定點 DSP- 高達 720MHz、McBSP、McASP、I2cC、以太網 TMS320C6414 C64x 定點 DSP - 高達 720MHz、McBSP TMS320C6414T C64x 定點 DSP - 高達 1GHz、McBSP TMS320C6415 C64x 定點 DSP - 高達 720MHz、McBSP、PCI TMS320C6415T C64x 定點 DSP - 高達 850MHz、McBSP、PCI TMS320C6416 C64x 定點 DSP- 高達 720MHz、McBSP、PCI、VCP/TCP TMS320C6416T C64x 定點 DSP - 高達 850MHz、McBSP、PCI、VCP/TCP TMS320C6421 C64x+ 定點 DSP - 高達 600MHz、8 位 EMIFA、16 位 DDR2、SDRAM TMS320C6421Q C64x+ 定點 DSP- 高達 600MHz、8 位 EMIFA、16 位 DDR2 TMS320C6424 C64x+ 定點 DSP - 高達 600MHz、16/8 位 EMIFA、32/16 位 DDR2、SDRAM TMS320C6424Q C64x+ 定點 DSP - 高達 600MHz、16/8 位 EMIFA、32/16 位 DDR2 TMS320C6452 C64x+ 定點 DSP- 高達 900MHz、1Gbps 以太網 TMS320C6454 C64x+ 定點 DSP - 高達 1GHz、64 位 EMIFA、32/16 位 DDR2、1Gbps 以太網 TMS320C6455 C64x+ 頻率高達 1.2GHz、具有 64 位 EMIFA、32 位和 16 位 DDR2、1Gbps 以太網的定點 DSP TMS320C6457 通信基礎設施數字信號處理器 TMS320C6474 多核數字信號處理器 TMS320DM640 視頻/成像定點數字信號處理器 TMS320DM641 視頻/成像定點數字信號處理器 TMS320DM642 視頻/成像定點數字信號處理器 TMS320DM642Q 視頻/成像定點數字信號處理器 TMS320DM6431 數字媒體處理器 TMS320DM6431Q 數字媒體處理器,性能高達 2400MIPS、300MHz 時鐘速率 TMS320DM6433 數字媒體處理器 TMS320DM6435 數字媒體處理器 TMS320DM6435Q 數字媒體處理器,性能高達 4800MIPS、600MHz 時鐘速率、1 個 McASP、1 個 McBSP TMS320DM6437 數字媒體處理器 TMS320DM6437Q 數字媒體處理器,性能高達 4800MIPS、600MHz 時鐘速率、1 個 McASP、2 個 McBSP TMS320DM6441 達芬奇數字媒體片上系統(tǒng) TMS320DM6443 達芬奇數字媒體片上系統(tǒng) TMS320DM6446 達芬奇數字媒體片上系統(tǒng)
驅動程序或庫

SPRC264 — TMS320C5000/6000 圖像庫 (IMGLIB)

C5000/6000 圖像處理庫 (IMGLIB) 是一款經過優(yōu)化的圖像/視頻處理函數庫,適用于 C 語言程序員。其中包括計算量龐大的實時應用程序常用的可使用 C 語言調用的通用影像/視頻處理例程。使用這些例程可實現比等效標準 ANSI C 語言代碼更高的性能。通過使用源代碼提供即用型 DSP 函數,IMGLIB 可以顯著縮短應用開發(fā)時間。


請參閱基準測試:DSP 內核基準測試

用戶指南: PDF
驅動程序或庫

SPRC265 — TMS320C6000 DSP 庫 (DSPLIB)

TMS320C6000 數字信號處理器庫 (DSPLIB) 是一款平臺優(yōu)化型 DSP 函數庫,適用于 C 編程器。它包括 C 語言可調用的通用信號處理例程,通常用于計算密集型的實時應用中。使用這些例程可實現比等效標準 ANSI C 語言代碼更高的性能。通過使用源代碼提供即用型 DSP 函數,DSPLIB 可以顯著縮短應用開發(fā)時間。


請參閱基準測試:DSP 內核基準測試

用戶指南: PDF
驅動程序或庫

TELECOMLIB — 用于 TMS320C64x+ 和 TMS320C55x 處理器的電信和媒體庫 - FAXLIB、VoLIB 和 AEC/AER

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)
IDE、配置、編譯器或調試器

CCSTUDIO Code Composer Studio 集成式開發(fā)環(huán)境 (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows?, Linux? and macOS? platforms.

(...)

支持的產品和硬件

支持的產品和硬件

此設計資源支持這些類別中的大部分產品。

查看產品詳情頁,驗證是否能提供支持。

啟動 下載選項
仿真模型

C6424 ZDU BSDL Model (Rev. A)

SPRM250A.ZIP (10 KB) - BSDL Model
仿真模型

C6424 ZDU IBIS Model (Rev. B)

SPRM241B.ZIP (267 KB) - IBIS Model
仿真模型

C6424 ZWT BSDL Model (Rev. A)

SPRM251A.ZIP (10 KB) - BSDL Model
仿真模型

C6424 ZWT IBIS Model (Rev. C)

SPRM240C.ZIP (267 KB) - IBIS Model
封裝 引腳 CAD 符號、封裝和 3D 模型
BGA (ZDU) 376 Ultra Librarian
NFBGA (ZWT) 361 Ultra Librarian

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產品可能包含與 TI 此產品相關的參數、評估模塊或參考設計。

支持和培訓

視頻