主頁 接口 I2C、I3C 和 SPI IC I2C 和 I3C 電平轉換器、緩沖器和集線器

P82B96

正在供貨

2 位雙向 2V 至 15V 400kHz I2C/SMBus 緩沖器/電纜延長器

產品詳情

Features Buffer Protocols I2C Frequency (max) (MHz) 0.4 VCCA (min) (V) 2 VCCA (max) (V) 15 VCCB (min) (V) 2 VCCB (max) (V) 15 Supply restrictions VCC Single Supply Rating Catalog Operating temperature range (°C) -40 to 85
Features Buffer Protocols I2C Frequency (max) (MHz) 0.4 VCCA (min) (V) 2 VCCA (max) (V) 15 VCCB (min) (V) 2 VCCB (max) (V) 15 Supply restrictions VCC Single Supply Rating Catalog Operating temperature range (°C) -40 to 85
PDIP (P) 8 92.5083 mm2 9.81 x 9.43 SOIC (D) 8 29.4 mm2 4.9 x 6 TSSOP (PW) 8 19.2 mm2 3 x 6.4 VSSOP (DGK) 8 14.7 mm2 3 x 4.9
  • Operating Power-Supply Voltage Range
    of 2 V to 15 V
  • Can Interface Between I2C Buses Operating at
    Different Logic Levels (2 V to 15 V)
  • Longer Cables by allowing bus capacitance of
    400 pF on Main Side (Sx/Sy) and 4000 pF on
    Transmission Side (Tx/Ty)
  • Outputs on the Transmission Side (Tx/Ty) Have
    High Current Sink Capability for Driving Low-
    Impedance or High-Capacitive Buses
  • Interface With Optoelectrical Isolators and Similar
    Devices That Need Unidirectional Input and
    Output Signal Paths by Splitting I2C Bus Signals
    Into Pairs of Forward (Tx/Ty) and Reverse (Rx/Ry)
    Signals
  • 400-kHz Fast I2C Bus Operation Over at Least
    20 Meters of Wire
  • Latch-Up Performance Exceeds 100 mA Per
    JESD 78, Class II
  • ESD Protection Exceeds JESD 22
  • Operating Power-Supply Voltage Range
    of 2 V to 15 V
  • Can Interface Between I2C Buses Operating at
    Different Logic Levels (2 V to 15 V)
  • Longer Cables by allowing bus capacitance of
    400 pF on Main Side (Sx/Sy) and 4000 pF on
    Transmission Side (Tx/Ty)
  • Outputs on the Transmission Side (Tx/Ty) Have
    High Current Sink Capability for Driving Low-
    Impedance or High-Capacitive Buses
  • Interface With Optoelectrical Isolators and Similar
    Devices That Need Unidirectional Input and
    Output Signal Paths by Splitting I2C Bus Signals
    Into Pairs of Forward (Tx/Ty) and Reverse (Rx/Ry)
    Signals
  • 400-kHz Fast I2C Bus Operation Over at Least
    20 Meters of Wire
  • Latch-Up Performance Exceeds 100 mA Per
    JESD 78, Class II
  • ESD Protection Exceeds JESD 22

The P82B96 device is a bus buffer that supports bidirectional data transfer between an I2C bus and a range of other bus configurations with different voltage and current levels.

One of the advantages of the P82B96 is that it supports longer cables/traces and allows for more devices per I2C bus because it can isolate bus capacitance such that the total loading (devices and trace lengths) of the new bus or remote I2C nodes are not apparent to other I2C buses (or nodes). The restrictions on the number of I2C devices in a system due to capacitance, or the physical separation between them, are greatly improved.

The device is able to provide galvanic isolation (optocoupling) or use balanced transmission lines (twisted pairs), because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be connected directly (without causing bus latching), to provide an bidirectional signal line with I2C properties (open-drain driver). Likewise, the Ty and Ry signals may also be connected together to provide an bidirectional signal line with I2C properties (open-drain driver). This allows for a simple communication design, saving design time and costs.

Two or more Sx or Sy I/Os must not be connected to each other on the same node. The P82B96 design does not support this configuration. Bidirectional I2C signals do not have a direction control pin so, instead, slightly different logic low-voltage levels are used at Sx/Sy to avoid latching of this buffer. A standard I2C low applied at the Rx/Ry of a P82B96 is propagated to Sx/Sy as a buffered low with a slightly higher voltage level. If this special buffered low is applied to the Sx/Sy of another P82B96, the second P82B96 does not recognize it as a standard I2C bus low and does not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation.

The Sx/Sy side of the P82B96 is intended for I2C logic voltage levels of I2C master and slave devices or Tx/Rx signals of a second P82B96, if required. If Rx and Tx are connected, Sx can function as either the SDA or SCL line. Similarly, if Ry and Ty are connected, Sy can function as either the SDA or SCL line. There are no restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multi-point configuration (multiple P82B96 devices share the same Tx/Rx and Ty/Ry nodes) with the Tx/Rx and Ty/Ry I/O pins on the common bus, and the Sx/Sy side connected to the line-card slave devices.

In any design, the Sx pins of different devices should never be linked, because the resulting system would be very susceptible to induced noise and would not support all I2C operating modes.

The P82B96 device is a bus buffer that supports bidirectional data transfer between an I2C bus and a range of other bus configurations with different voltage and current levels.

One of the advantages of the P82B96 is that it supports longer cables/traces and allows for more devices per I2C bus because it can isolate bus capacitance such that the total loading (devices and trace lengths) of the new bus or remote I2C nodes are not apparent to other I2C buses (or nodes). The restrictions on the number of I2C devices in a system due to capacitance, or the physical separation between them, are greatly improved.

The device is able to provide galvanic isolation (optocoupling) or use balanced transmission lines (twisted pairs), because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be connected directly (without causing bus latching), to provide an bidirectional signal line with I2C properties (open-drain driver). Likewise, the Ty and Ry signals may also be connected together to provide an bidirectional signal line with I2C properties (open-drain driver). This allows for a simple communication design, saving design time and costs.

Two or more Sx or Sy I/Os must not be connected to each other on the same node. The P82B96 design does not support this configuration. Bidirectional I2C signals do not have a direction control pin so, instead, slightly different logic low-voltage levels are used at Sx/Sy to avoid latching of this buffer. A standard I2C low applied at the Rx/Ry of a P82B96 is propagated to Sx/Sy as a buffered low with a slightly higher voltage level. If this special buffered low is applied to the Sx/Sy of another P82B96, the second P82B96 does not recognize it as a standard I2C bus low and does not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation.

The Sx/Sy side of the P82B96 is intended for I2C logic voltage levels of I2C master and slave devices or Tx/Rx signals of a second P82B96, if required. If Rx and Tx are connected, Sx can function as either the SDA or SCL line. Similarly, if Ry and Ty are connected, Sy can function as either the SDA or SCL line. There are no restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multi-point configuration (multiple P82B96 devices share the same Tx/Rx and Ty/Ry nodes) with the Tx/Rx and Ty/Ry I/O pins on the common bus, and the Sx/Sy side connected to the line-card slave devices.

In any design, the Sx pins of different devices should never be linked, because the resulting system would be very susceptible to induced noise and would not support all I2C operating modes.

下載 觀看帶字幕的視頻 視頻

技術文檔

star =有關此產品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 9
類型 標題 下載最新的英語版本 日期
* 數據表 P82B96 I2C Compatible Dual Bidirectional Bus Buffer 數據表 (Rev. C) PDF | HTML 2017年 5月 14日
應用手冊 Understanding Transient Drive Strength vs. DC Drive Strength in Level-Shifters (Rev. A) PDF | HTML 2024年 7月 3日
應用手冊 了解 CMOS 輸出緩沖器中的瞬態驅動強度與直流驅動強度 PDF | HTML 最新英語版本 (Rev.A) PDF | HTML 2024年 5月 15日
設計指南 I2C范范圍圍擴擴展展參參考考設設計計::帶帶有有CAN的的I2C 英語版 2019年 1月 30日
應用手冊 Choosing the Correct I2C Device for New Designs PDF | HTML 2016年 9月 7日
選擇指南 I2C Infographic Flyer 2015年 12月 3日
應用手冊 Understanding the I2C Bus PDF | HTML 2015年 6月 30日
應用手冊 Maximum Clock Frequency of I2C Bus Using Repeaters 2015年 5月 15日
應用手冊 I2C Bus Pull-Up Resistor Calculation PDF | HTML 2015年 2月 13日

設計和開發

如需其他信息或資源,請點擊以下任一標題進入詳情頁面查看(如有)。

仿真模型

P82B96 IBIS Model

SCPM008.ZIP (62 KB) - IBIS Model
模擬工具

PSPICE-FOR-TI — PSpice? for TI 設計和仿真工具

PSpice? for TI 可提供幫助評估模擬電路功能的設計和仿真環境。此功能齊全的設計和仿真套件使用 Cadence? 的模擬分析引擎。PSpice for TI 可免費使用,包括業內超大的模型庫之一,涵蓋我們的模擬和電源產品系列以及精選的模擬行為模型。

借助?PSpice for TI 的設計和仿真環境及其內置的模型庫,您可對復雜的混合信號設計進行仿真。創建完整的終端設備設計和原型解決方案,然后再進行布局和制造,可縮短產品上市時間并降低開發成本。?

在?PSpice for TI 設計和仿真工具中,您可以搜索 TI (...)
模擬工具

TINA-TI — 基于 SPICE 的模擬仿真程序

TINA-TI 提供了 SPICE 所有的傳統直流、瞬態和頻域分析以及更多。TINA 具有廣泛的后處理功能,允許您按照希望的方式設置結果的格式。虛擬儀器允許您選擇輸入波形、探針電路節點電壓和波形。TINA 的原理圖捕獲非常直觀 - 真正的“快速入門”。

TINA-TI 安裝需要大約 500MB。直接安裝,如果想卸載也很容易。我們相信您肯定會愛不釋手。

TINA 是德州儀器 (TI) 專有的 DesignSoft 產品。該免費版本具有完整的功能,但不支持完整版 TINA 所提供的某些其他功能。

如需獲取可用 TINA-TI 模型的完整列表,請參閱:SpiceRack - 完整列表 

需要 HSpice (...)

用戶指南: PDF
英語版 (Rev.A): PDF
參考設計

TIDA-00420 — 基于 ADC、數字隔離、寬輸入、16 通道、交流/直流二進制輸入參考設計

此參考設計展示了一種經過成本優化、基于可擴展 ADC 且具有增強型隔離功能的交流/直流二進制輸入模塊 (BIM) 架構。10 位或 12 位 SAR ADC 的 16 個通道用于感應多個二進制輸入。運算放大器除了使每通道成本保持較低之外,還為每個輸入提供了出色的信號調節。數字隔離器(基礎型或增強型)用于隔離主機 MCU 或處理器。支持對溫度、濕度和磁場的測量以用于診斷。具有可配置輸出的增強型隔離直流/直流電源可為二進制模塊提供所需的電源。
設計指南: PDF
原理圖: PDF
參考設計

TIDA-060013 — I2C 范圍擴展參考設計:I2C 至 CAN

此參考設計側重于使用 CAN 收發器,通過傳輸電纜將 I2C 范圍從板載擴展到非板載,然后將信號轉換回 I2C。由于 CAN 收發器具有差分信令,此方法有助于提高信號完整性。與單純依賴 I2C 緩沖器延長 I2C 線路相比,差分信號可有效降低 EMI 抑制、減少功耗、降低電路板之間不同接地電位的影響,并支持使用端接。
設計指南: PDF
原理圖: PDF
參考設計

TIDA-01608 — 采用集成式分流電阻器和 I2C 接口的隔離式電流檢測參考設計

此經過驗證的設計可精確測量傳輸數百伏電壓的總線的電流。此設計面向太陽能和服務器應用,因為它們具有寬高電壓輸入范圍要求。此設計采用 INA260 電流分流監控器,監控器采用集成型分流電阻器,用于電流測量,采用兩個 P82B96 雙向緩沖器以促進 I2C 通信,并采用 ISOW7842,可進行隔離式電流測量。INA260 受 36V 的共模電壓限制;設計者可使用 ISOW7842 使設計的 INA260 側浮動,有助于實現更高的總線電壓。
設計指南: PDF
原理圖: PDF
封裝 引腳 CAD 符號、封裝和 3D 模型
PDIP (P) 8 Ultra Librarian
SOIC (D) 8 Ultra Librarian
TSSOP (PW) 8 Ultra Librarian
VSSOP (DGK) 8 Ultra Librarian

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續可靠性監測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產品可能包含與 TI 此產品相關的參數、評估模塊或參考設計。

支持和培訓

視頻