SFFSAJ9A June 2025 – September 2025 UCC27289
Figure 4-2 shows the UCC27289 pin diagram for the VSON package. For a detailed description of the device pins please refer to the Pin Configuration and Functions section in the UCC27289 data sheet.
Figure 4-2 Pin Diagram (VSON Package)| Pin Name | Pin No. | Description of Potential Failure Effects | Failure Effect Class |
|---|---|---|---|
| VDD | 1 | LO remains low. HO remains low. | B |
| NC | 2 | No effect. | D |
| HB | 3 | Device can be damaged with unknown LO or HO state. | A |
| HO | 4 | Device can be damaged with unknown LO or HO state. | A |
| HS | 5 | Device can be damaged with unknown LO or HO state. | A |
| EN | 6 | LO remains low. HO remains low. | B |
| HI | 7 | HO is in a low state. | B |
| LI | 8 | LO is in a low state. | B |
| VSS | 9 | No effect. | D |
| LO | 10 | Device can be damaged with unknown LO or HO state. | A |
| Pin Name | Pin No. | Description of Potential Failure Effects | Failure Effect Class |
|---|---|---|---|
| VDD | 1 | LO remains low. HO remains low. | B |
| NC | 2 | No effect. | D |
| HB | 3 | HO is pulled to HS potential. | B |
| HO | 4 | HO terminal is not connected to the system. | D |
| HS | 5 | HO is pulled to HB potential. | B |
| EN | 6 | LO remains low. HO remains low. | B |
| HI | 7 | HO is in a low state. | B |
| LI | 8 | LO is in a low state. | B |
| VSS | 9 | HO is in a low state LO is pulled to VDD. | B |
| LO | 10 | LO terminal is not connected to the system. | D |
| Pin Name | Pin No. | Shorted to (Pin Number +1) | Description of Potential Failure Effects | Failure Effect Class |
|---|---|---|---|---|
| VDD | 1 | NC | No effect. | D |
| NC | 2 | HB | No effect. | D |
| HB | 3 | HO | Device can be damaged with unknown HO state. | A |
| HO | 4 | HS | Device can be damaged with unknown LO or HO state. | A |
| HS | 5 | N/A | N/A | N/A |
| EN | 6 | HI | LO or HO follows the logic truth table, per the data sheet, with EN in the same logic state as HI. | B |
| HI | 7 | LI | HO or LO is in a low state. | B |
| LI | 8 | VSS | LO is in a low state. | B |
| VSS | 9 | LO | Device can be damaged with unknown LO or HO state. | A |
| LO | 10 | N/A | N/A | N/A |
| Pin Name | Pin No. | Description of Potential Failure Effects | Failure Effect Class |
|---|---|---|---|
| VDD | 1 | No effect. | D |
| NC | 2 | No effect. | D |
| HB | 3 | Device can be damaged with unknown LO or HO state. | A |
| HO | 4 | Device can be damaged with unknown LO or HO state. | A |
| HS | 5 | Device can be damaged with unknown LO or HO state. | A |
| EN | 6 | Short to 5V (for example, power supply of the microcontroller). LO or HO follows the logic truth table, per data sheet, with EN is stuck in a high state. | B |
| HI | 7 | Short to 5V (for example, power supply of the microcontroller). LO or HO follows the HI,LI truth table. | B |
| LI | 8 | Short to 5V (for example, power supply of the microcontroller). LO or HO follows the HI,LI truth table. | B |
| VSS | 9 | HO is in a low state, LO is pulled to VDD. | B |
| LO | 10 | Device can be damaged with unknown LO or HO state. | A |