ZHCSBC3F July 2013 – February 2020 TAS5760M
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| DSCLK | Allowable SCLK Duty Cycle | 45% | 50% | 55% | ||
| Required LRCK to SCLK Rising Edge | 15 | ns | ||||
| tHLD | Required SDIN Hold Time after SCLK Rising Edge | 15 | ns | |||
| tsu | Required SDIN Setup Time before SCLK Rising Edge | 15 | ns | |||
| fS | Supported Input Sample Rates | Sample rates above 48kHz supported by "double speed mode," which is activated through the I²C control port | 32 | 96 | kHz | |
| fSCLK | Supported SCLK Frequencies | Values include: 32, 48, 64 | 32 | 64 | fS | |