產品詳情

DSP type 1 C64x DSP (max) (MHz) 720, 800, 900, 1100 CPU 32-/64-bit Operating system DSP/BIOS, VLX Rating Catalog Operating temperature range (°C) -40 to 105
DSP type 1 C64x DSP (max) (MHz) 720, 800, 900, 1100 CPU 32-/64-bit Operating system DSP/BIOS, VLX Rating Catalog Operating temperature range (°C) -40 to 105
FCBGA (CUT) 529 361 mm2 19 x 19 FCBGA (ZUT) 529 361 mm2 19 x 19
  • High-Performance Digital Media Processor
    • 720-MHz, 800-MHz, 900-MHz, 1.1-GHz C64x+? Clock Rates
    • 1.39 ns (-720), 1.25 ns (-800), 1.11 ns (-900), 0.91 ns (-1100) Instruction Cycle Time
    • 5760, 6400, 7200, 8800 MIPS
    • Eight 32-Bit C64x+ Instructions/Cycle
    • Fully Software-Compatible With C64x/Debug
    • Commercial Temperature Ranges (-720, -900, and -1100 only)
    • Extended Temperature Ranges (-800 only)
    • Industrial Temperature Ranges (-720, -900, and -1100 only)
  • VelociTI.2? Extensions to VelociTI?
    Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-bit, Dual 16-bit, or Quad 8-bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-bit Multiplies (32-bit Results) per Clock Cycle or Eight 8 x 8-bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-bit Data)
    • 8-bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-bit (32K-byte) L1P Program RAM/Cache [Direct Mapped]
    • 256K-bit (32K-byte) L1D Data RAM/Cache
      [2-Way Set-Associative]
    • 2M-bit/256K-byte (DM647) or 4M-Bit/512K-byte) (DM648) L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Supports Little Endian Mode Only
  • Five Configurable Video Ports
    • Providing a Glueless I/F to Common Video Decoder and Encoder Devices
    • Supports Multiple Resolutions/Video Standards
  • VCXO Interpolated Control Port (VIC)
    • Supports Audio/Video Synchronization
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 512M-Byte Address Space (1.8-V I/O)
    • Asynchronous 16-Bit Wide EMIF (EMIFA)
      • Up to 128M-Byte Total Address Reach
      • 64M-Byte Address Reach per CE Space
    • Glueless Interface to Asynchronous Memories (SRAM, Flash, and EEPROM)
    • Synchronous Memories (SBSRAM and ZBT SRAM)
    • Supports Interface to Standard Sync Devices and Custom Logic (FPGA, CPLD, ASICs, etc.)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • 3-Port Gigabit Ethernet Switch Subsystem
  • Four 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One UART (With RTS and CTS Flow Control)
  • One 4-wire Serial Port Interface (SPI) With Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Multichannel Audio Serial Port (McASP)
    • Ten Serializers and SPDIF (DIT) Mode
  • 16/32-Bit Host-Port Interface (HPI)
  • Advanced Event Triggering (AET) Compatible
  • 32-Bit 33-/66-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface Conforms to PCI Specification 2.3
  • VLYNQ? Interface (FPGA Interface)
  • On-Chip ROM Bootloader
  • Individual Power-Saving Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • 32 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Package:
    • 529-pin nFBGA (ZUT suffix)
    • 19x19 mm 0.8 mm pitch BGA
    • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-720, -800, -900, -1100)
  • High-Performance Digital Media Processor
    • 720-MHz, 800-MHz, 900-MHz, 1.1-GHz C64x+? Clock Rates
    • 1.39 ns (-720), 1.25 ns (-800), 1.11 ns (-900), 0.91 ns (-1100) Instruction Cycle Time
    • 5760, 6400, 7200, 8800 MIPS
    • Eight 32-Bit C64x+ Instructions/Cycle
    • Fully Software-Compatible With C64x/Debug
    • Commercial Temperature Ranges (-720, -900, and -1100 only)
    • Extended Temperature Ranges (-800 only)
    • Industrial Temperature Ranges (-720, -900, and -1100 only)
  • VelociTI.2? Extensions to VelociTI?
    Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-bit, Dual 16-bit, or Quad 8-bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-bit Multiplies (32-bit Results) per Clock Cycle or Eight 8 x 8-bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-bit Data)
    • 8-bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-bit (32K-byte) L1P Program RAM/Cache [Direct Mapped]
    • 256K-bit (32K-byte) L1D Data RAM/Cache
      [2-Way Set-Associative]
    • 2M-bit/256K-byte (DM647) or 4M-Bit/512K-byte) (DM648) L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Supports Little Endian Mode Only
  • Five Configurable Video Ports
    • Providing a Glueless I/F to Common Video Decoder and Encoder Devices
    • Supports Multiple Resolutions/Video Standards
  • VCXO Interpolated Control Port (VIC)
    • Supports Audio/Video Synchronization
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 512M-Byte Address Space (1.8-V I/O)
    • Asynchronous 16-Bit Wide EMIF (EMIFA)
      • Up to 128M-Byte Total Address Reach
      • 64M-Byte Address Reach per CE Space
    • Glueless Interface to Asynchronous Memories (SRAM, Flash, and EEPROM)
    • Synchronous Memories (SBSRAM and ZBT SRAM)
    • Supports Interface to Standard Sync Devices and Custom Logic (FPGA, CPLD, ASICs, etc.)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • 3-Port Gigabit Ethernet Switch Subsystem
  • Four 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One UART (With RTS and CTS Flow Control)
  • One 4-wire Serial Port Interface (SPI) With Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Multichannel Audio Serial Port (McASP)
    • Ten Serializers and SPDIF (DIT) Mode
  • 16/32-Bit Host-Port Interface (HPI)
  • Advanced Event Triggering (AET) Compatible
  • 32-Bit 33-/66-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface Conforms to PCI Specification 2.3
  • VLYNQ? Interface (FPGA Interface)
  • On-Chip ROM Bootloader
  • Individual Power-Saving Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • 32 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Package:
    • 529-pin nFBGA (ZUT suffix)
    • 19x19 mm 0.8 mm pitch BGA
    • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-720, -800, -900, -1100)

The TMS320C64x+™ DSPs (including the TMS320DM647/TMS320DM648 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The DM647, DM648 devices are based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 8800 million instructions per second (MIPS) at a clock rate of 1.1 GHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for up to 4400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for up tp 8800 MMACS. For more details on the C64x+ DSP, see the (literature number SPRU732).

The devices also have application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 256K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 4M-bit (DM648) or 2M-bit (DM647) memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes five configurable 16-bit video port peripherals (VP0, VP1, VP2, VP3, and VP4). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M), a VCXO interpolated control port (VIC); a 1000 Mbps Ethernet Switch Subsystem with a management data input/output (MDIO) module and two SGMII ports (DM648) or one SGMII port (only DM647); a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) bus interface; a multichannel audio serial port (McASP) with ten serializers; four 64-bit general-purpose timers each configurable as two independent 32-bit timers; a user-configurable 16-bit or 32-bit host-port interface (HPI); 32 pins for general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; one UART; and two glueless external memory interfaces: a synchronous and asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher DDR2 SDRAM interface.

The video port peripherals provide a glueless interface to common video decoder and encoder devices. The video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M).

The video port peripherals are configurable and can support either video capture and/or video display modes. Each video port consists of two channels (A and B) with a 5120-byte capture/display buffer that is splittable between the two channels.

For more details on the video port peripherals, see the (literature number SPRUEM1).

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow the device to easily control peripheral modules and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The devices have a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

The TMS320C64x+™ DSPs (including the TMS320DM647/TMS320DM648 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The DM647, DM648 devices are based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 8800 million instructions per second (MIPS) at a clock rate of 1.1 GHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for up to 4400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for up tp 8800 MMACS. For more details on the C64x+ DSP, see the (literature number SPRU732).

The devices also have application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 256K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 4M-bit (DM648) or 2M-bit (DM647) memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes five configurable 16-bit video port peripherals (VP0, VP1, VP2, VP3, and VP4). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M), a VCXO interpolated control port (VIC); a 1000 Mbps Ethernet Switch Subsystem with a management data input/output (MDIO) module and two SGMII ports (DM648) or one SGMII port (only DM647); a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) bus interface; a multichannel audio serial port (McASP) with ten serializers; four 64-bit general-purpose timers each configurable as two independent 32-bit timers; a user-configurable 16-bit or 32-bit host-port interface (HPI); 32 pins for general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; one UART; and two glueless external memory interfaces: a synchronous and asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher DDR2 SDRAM interface.

The video port peripherals provide a glueless interface to common video decoder and encoder devices. The video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M).

The video port peripherals are configurable and can support either video capture and/or video display modes. Each video port consists of two channels (A and B) with a 5120-byte capture/display buffer that is splittable between the two channels.

For more details on the video port peripherals, see the (literature number SPRUEM1).

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow the device to easily control peripheral modules and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The devices have a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

下載 觀看帶字幕的視頻 視頻
TI 不提供設計支持

TI 不會為該產品的新工程(例如新內容或軟件更新)提供持續的設計支持。如可用,您將在產品文件夾中找到相關的配套資料、軟件和工具。您也可以在 TI E2ETM 支持論壇中搜索已歸檔的信息。

技術文檔

star =有關此產品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 33
類型 標題 下載最新的英語版本 日期
* 數據表 TMS320DM647/TMS320DM648 Digital Media Processors 數據表 (Rev. H) 2012年 4月 10日
* 勘誤表 TMS320DM647, TMS320DM648 Digital Media Processors Silicon Errata (Rev. G) 2011年 11月 1日
用戶指南 Emulation and Trace Headers Technical Reference Manual (Rev. I) 2012年 8月 9日
應用手冊 Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 TMS320DM647/DM648 DSP Video Port/VCXO Interpolated Control (VIC) Port UG (Rev. B) 2010年 11月 12日
應用手冊 TMS320DM647/8 Power Consumption Summary (Rev. B) 2010年 1月 6日
應用手冊 Running a TMS320C64x+ Codec Across TMS320C64x+ Based DSP Platforms 2009年 9月 24日
用戶指南 TMS320DM647/DM648 DSP 3 Port Switch Ethernet Subsystem User's Guide (Rev. B) 2009年 7月 14日
用戶指南 TMS320C6000 DSP Peripherals Overview Reference Guide (Rev. Q) 2009年 7月 2日
應用手冊 TMS320DM648/7 SoC Architecture and Throughput Overview 2009年 6月 12日
應用手冊 Using the TMS320DM647/DM648 Bootloader (Rev. D) 2009年 6月 1日
用戶指南 TMS320DM647/DM648 DSP Subsystem User's Guide (Rev. B) 2009年 4月 24日
用戶指南 TMS320DM647DM648 DSP 64-Bit Timer User's Guide (Rev. B) 2009年 3月 10日
用戶指南 TMS320DM647/DM648 DSP Peripheral Component Interconnect (PCI) User's Guide (Rev. B) 2008年 11月 11日
更多文獻資料 End-to-end video infrastructure solutions 2008年 8月 29日
應用手冊 Migrating from EDMA v2.0 to EDMA v3.0 TMS320C64X DSP (Rev. A) 2008年 8月 21日
應用手冊 Migrating from TMS320DM642 to TMS320DM648/DM6437 2008年 8月 19日
更多文獻資料 達芬奇技術概述手冊 (Rev. B) 英語版 (Rev.B) 2008年 8月 12日
應用手冊 Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A) 2008年 7月 17日
用戶指南 TMS320DM647/DM648 DSP Host Port Interface (HPI) User's Guide (Rev. B) 2008年 2月 16日
用戶指南 TMS320DM647/DM648 DSP Enhanced DMA (EDMA3) Controller User's Guide (Rev. B) 2007年 12月 8日
用戶指南 TMS320DM647/DM648 DSP DDR2 Memory Controller User's Guide (Rev. A) 2007年 10月 2日
用戶指南 TMS320DM647/DM648 DSP External Memory Interface (EMIF) User's Guide (Rev. B) 2007年 10月 2日
用戶指南 TMS320DM647/DM648 DSP General-Purpose Input/Output (GPIO) User's Guide (Rev. A) 2007年 10月 2日
用戶指南 TMS320DM647/DM648 DSP Inter-Integrated Circuit (I2C) Module User's Guide (Rev. B) 2007年 10月 2日
用戶指南 TMS320DM647/DM648 DSP Multichannel Audio Serial Port (McASP) User's Guide (Rev. A) 2007年 10月 2日
用戶指南 TMS320DM647/DM648 DSP Serial Peripheral Interface (SPI) User’s Guide (Rev. A) 2007年 10月 2日
用戶指南 TMS320DM647/DM648 DSP Universal Asynchronous Receiver/Transmitter (UART) UG (Rev. A) 2007年 10月 2日
更多文獻資料 DaVinci Newsletter - Fall 2007 Issue (Rev. B) 2007年 8月 14日
用戶指南 MPEG2 Main Profile Decoder on C64x+ (on DRA446 –Low Memory configuration) UG 2007年 7月 31日
應用手冊 Migrating from TMS320DM642/3/1/0 to the TMS320DM648/7 2007年 6月 7日
用戶指南 TMS320DM647/DM648 DSP VLYNQ Port User's Guide 2007年 6月 5日
應用手冊 Thermal Considerations for the DM64xx, DM64x, and C6000 Devices 2007年 5月 20日

設計和開發

如需其他信息或資源,請點擊以下任一標題進入詳情頁面查看(如有)。

調試探針

TMDSEMU200-U — XDS200 USB 調試探針

XDS200 是用于調試 TI 嵌入式器件的調試探針(仿真器)。? 與低成本的 XDS110 和高性能的 XDS560v2 相比,XDS200 在低成本和高性能之間實現了平衡。? 它在單個倉體中支持廣泛的標準(IEEE1149.1、IEEE1149.7、SWD)。所有 XDS 調試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 Arm? 和 DSP 處理器中均支持內核和系統跟蹤。??對于引腳上的內核跟蹤,則需要使用?XDS560v2 PRO TRACE

XDS200 通過 TI 20 引腳連接器(帶有適用于 TI 14 引腳、Arm Cortex? 10 引腳和 Arm 20 (...)

TI.com 上無現貨
調試探針

TMDSEMU560V2STM-U — XDS560? 軟件 v2 系統跟蹤 USB 調試探針

XDS560v2 是 XDS560™ 系列調試探針中性能非常出色的產品,同時支持傳統 JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請注意,它不支持串行線調試 (SWD)。

所有 XDS 調試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 ARM 和 DSP 處理器中均支持內核和系統跟蹤。對于引腳上的跟蹤,需要 XDS560v2 PRO TRACE

XDS560v2 通過 MIPI HSPT 60 引腳連接器(帶有多個用于 TI 14 引腳、TI 20 引腳和 ARM 20 引腳的適配器)連接到目標板,并通過 USB2.0 高速 (480Mbps) (...)

TI.com 上無現貨
調試探針

TMDSEMU560V2STM-UE — Spectrum Digital XDS560v2 系統跟蹤 USB 和以太網

XDS560v2 System Trace 是 XDS560v2 系列高性能 TI 處理器調試探針(仿真器)的第一種型號。XDS560v2 是 XDS 系列調試探針中性能最高的一款,同時支持傳統 JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。

XDS560v2 System Trace 在其巨大的外部存儲器緩沖區中加入了系統引腳跟蹤。這種外部存儲器緩沖區適用于指定的 TI 器件,通過捕獲相關器件級信息,獲得準確的總線性能活動和吞吐量,并對內核和外設進行電源管理。此外,對于帶有嵌入式緩沖跟蹤器 (ETB) 的所有 ARM 和 DSP 處理器,所有 XDS (...)

TI.com 上無現貨
調試探針

LB-3P-TRACE32-DSP — 適用于數字信號處理器 (DSP) 的 Lauterbach TRACE32 調試和跟蹤系統

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
應用軟件和框架

TMDMFP — 多媒體框架產品 (MFP) - 編解碼器引擎,框架組件和 xDAIS

Multimedia Framework Products (MFP)

A major advantage of programmable DSPs over fixed-function devices is their ability to accelerate multiple multimedia functions in a single device. TI multimedia framework products are designed to enable users to easily share a DSP between algorithms by handling (...)

用戶指南: PDF
驅動程序或庫

NDKTCPIP — TI-RTOS 網絡

TI-RTOS Networking(以前稱為 NDK 或網絡開發者套件)將雙模式 IPv4/IPv6 堆棧與一些網絡應用結合在一起。作為 TI-RTOS 的一部分,TI-RTOS Networking 支持適用于支持以太網的 MCU 以及基于高性能 TMS320C6000? DSP 的器件。
用戶指南: PDF
驅動程序或庫

SPRC264 — TMS320C5000/6000 圖像庫 (IMGLIB)

C5000/6000 圖像處理庫 (IMGLIB) 是一款經過優化的圖像/視頻處理函數庫,適用于 C 語言程序員。其中包括計算量龐大的實時應用程序常用的可使用 C 語言調用的通用影像/視頻處理例程。使用這些例程可實現比等效標準 ANSI C 語言代碼更高的性能。通過使用源代碼提供即用型 DSP 函數,IMGLIB 可以顯著縮短應用開發時間。


請參閱基準測試:DSP 內核基準測試

用戶指南: PDF
驅動程序或庫

SPRC542 — C64x+ IQMath 庫 - 虛擬浮點引擎

Texas Instruments TMS320C64x+ IQmath 庫是一個高度優化的高精度數學函數集合,可以使 C 語言編程人員將浮點算法無縫移植到 TMS320C64x 器件上的定點代碼中。這些例程通常用于計算密集型實時應用,最佳執行速度和高精度是這些應用的關鍵。通過使用這些例程,您可以獲得比使用標準 ANSI C 語言編寫的等效代碼更快的執行速度。另外,通過提供即用型高精度函數,TI DSPLIB 庫可以顯著縮短 DSP 應用程序的開發時間。IQmath 庫版本還包括使用 IQmath 內核的復數 FFT 和 FIR 內核的實現示例。

源代碼 - 通過內聯 IQMath (...)

用戶指南: PDF
驅動程序或庫

SPRC831 — 視頻影像協處理器 (VICP) 信號處理庫

德州儀器 (TI) VICP 信號處理庫是高度優化的軟件算法的集合,在 VICP 硬件加速器上執行。該庫使應用程序開發人員能夠有效地利用 VICP 性能,而無需將大量時間花在開發用于加速器的軟件上。VICP 信號處理庫具有成熟的可用性和性能調優算法,能夠顯著減少應用程序開發時間。DSP 上釋放的 MIPS 使應用程序開發人員能夠在最終應用程序中包含更多差異化功能。

VICP 硬件加速器是一個并行 MAC 引擎。通過執行各種計算密集型任務,該加速器能夠非常有效地提高 DSP 的性能,這完全歸功于它的靈活架構。

VICP 支持各種算法以便利用其它 DSP 資源
  • 矩陣運算/陣列運算:
    • (...)
用戶指南: PDF
驅動程序或庫

TELECOMLIB — 用于 TMS320C64x+ 和 TMS320C55x 處理器的電信和媒體庫 - FAXLIB、VoLIB 和 AEC/AER

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)
軟件編解碼器

DM648CODECS 用于 DM648 和 DM647 器件的編解碼器

TI codecs are free, come with production licensing and are available for download now. All are production-tested for easy integration into your application. Click GET SOFTWARE button (above) to access the most recent, tested codec versions available. Datasheets and Release Notes are on that page, (...)

支持的產品和硬件

支持的產品和硬件

產品
數字信號處理器 (DSP)
TMS320DM647 數字媒體處理器 TMS320DM648 數字媒體處理器
下載選項
仿真模型

DM647/DM648 ZUT BSDL Model (Rev. A)

SPRM256A.ZIP (11 KB) - BSDL Model
仿真模型

DM647/DM648 ZUT BSDL version 1.1 Model

SPRM361.ZIP (11 KB) - BSDL Model
仿真模型

DM647/DM648 ZUT IBIS Model (Rev. A)

SPRM257A.ZIP (886 KB) - IBIS Model
封裝 引腳 CAD 符號、封裝和 3D 模型
FCBGA (CUT) 529 Ultra Librarian
FCBGA (ZUT) 529 Ultra Librarian

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續可靠性監測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產品可能包含與 TI 此產品相關的參數、評估模塊或參考設計。

支持和培訓

視頻