產品詳情

DSP type 1 C66x DSP (max) (MHz) 600 CPU 32-/64-bit Operating system TI RTOS Ethernet MAC 10/100/1000 PCIe 2 PCIe Gen2 Rating Catalog Operating temperature range (°C) -40 to 100
DSP type 1 C66x DSP (max) (MHz) 600 CPU 32-/64-bit Operating system TI RTOS Ethernet MAC 10/100/1000 PCIe 2 PCIe Gen2 Rating Catalog Operating temperature range (°C) -40 to 100
FCBGA (CZH) 625 441 mm2 21 x 21
  • One TMS320C66x DSP Core Subsystem (CorePac)
    • C66x Fixed- and Floating-Point CPU Core: Up to 850 MHz for C6654 and 600 MHz for C6652
  • Multicore Shared Memory Controller (MSMC)
    • Memory Protection Unit for DDR3_EMIF
  • Multicore Navigator
    • 8192 Multipurpose Hardware Queues with Queue Manager
    • Packet-Based DMA for Zero-Overhead Transfers
  • Peripherals
    • PCIe Gen2 (C6654 Only)
      • Single Port Supporting 1 or 2 Lanes
      • Supports up to 5 GBaud Per Lane
    • Gigabit Ethernet (GbE) Subsystem (C6654 Only)
      • One SGMII Port (C6654 Only)
      • Supports 10-, 100-, and 1000-Mbps Operation
    • 32-Bit DDR3 Interface
      • DDR3-1066
      • 4GB of Addressable Memory Space
    • 16-Bit EMIF
    • Universal Parallel Port
      • Two Channels of 8 Bits or 16 Bits Each
      • Supports SDR and DDR Transfers
    • Two UART Interfaces
    • Two Multichannel Buffered Serial Ports (McBSPs)
    • I2C Interface
    • 32 GPIO Pins
    • SPI Interface
    • Semaphore Module
    • Eight 64-Bit Timers
    • Two On-Chip PLLs
  • Commercial Temperature:
    • 0°C to 85°C
  • Extended Temperature:
    • –40°C to 100°C
  • One TMS320C66x DSP Core Subsystem (CorePac)
    • C66x Fixed- and Floating-Point CPU Core: Up to 850 MHz for C6654 and 600 MHz for C6652
  • Multicore Shared Memory Controller (MSMC)
    • Memory Protection Unit for DDR3_EMIF
  • Multicore Navigator
    • 8192 Multipurpose Hardware Queues with Queue Manager
    • Packet-Based DMA for Zero-Overhead Transfers
  • Peripherals
    • PCIe Gen2 (C6654 Only)
      • Single Port Supporting 1 or 2 Lanes
      • Supports up to 5 GBaud Per Lane
    • Gigabit Ethernet (GbE) Subsystem (C6654 Only)
      • One SGMII Port (C6654 Only)
      • Supports 10-, 100-, and 1000-Mbps Operation
    • 32-Bit DDR3 Interface
      • DDR3-1066
      • 4GB of Addressable Memory Space
    • 16-Bit EMIF
    • Universal Parallel Port
      • Two Channels of 8 Bits or 16 Bits Each
      • Supports SDR and DDR Transfers
    • Two UART Interfaces
    • Two Multichannel Buffered Serial Ports (McBSPs)
    • I2C Interface
    • 32 GPIO Pins
    • SPI Interface
    • Semaphore Module
    • Eight 64-Bit Timers
    • Two On-Chip PLLs
  • Commercial Temperature:
    • 0°C to 85°C
  • Extended Temperature:
    • –40°C to 100°C

The C6654 and C6652 are high performance fixed- and floating-point DSPs that are based on TI’s KeyStone multicore architecture. Incorporating the new and innovative C66x DSP core, this device can run at a core speed of up to 850 MHz for C6654 and 600 MHz for C6652. For developers of a broad range of applications, both C6654 and C6652 DSPs enable a platform that is power-efficient and easy to use. In addition, the C6654 and C6652 DSPs are fully backward compatible with all existing C6000™ family of fixed- and floating-point DSPs.

TI’s KeyStone architecture provides a programmable platform integrating various subsystems (C66x cores, memory subsystem, peripherals, and accelerators) and uses several innovative components and techniques to maximize intradevice and interdevice communication that lets the various DSP resources operate efficiently and seamlessly. Central to this architecture are key components such as Multicore Navigator that allows for efficient data management between the various device components. The TeraNet is a nonblocking switch fabric enabling fast and contention-free internal data movement. The multicore shared memory controller allows access to shared and external memory directly without drawing from switch fabric capacity.

For fixed-point use, the C66x core has 4× the multiply accumulate (MAC) capability of C64x+ cores. In addition, the C66x core integrates floating-point capability and the per-core raw computational performance is an industry-leading 27.2 GMACS per core and 13.6 GFLOPS per core (@850 MHz frequency). The C66x core can execute 8 single precision floating-point MAC operations per cycle and can perform double- and mixed-precision operations and is IEEE 754 compliant. The C66x core incorporates 90 new instructions (compared to the C64x+ core) targeted for floating-point and vector math oriented processing. These enhancements yield sizeable performance improvements in popular DSP kernels used in signal processing, mathematical, and image acquisition functions. The C66x core is backward code-compatible with TI’s previous generation C6000 fixed- and floating-point DSP cores, ensuring software portability and shortened software development cycles for applications migrating to faster hardware.

The C6654 and C6652 DSPs integrate a large amount of on-chip memory. In addition to 32KB of L1 program and data cache, 1024KB of dedicated memory can be configured as mapped RAM or cache. All L2 memories incorporate error detection and error correction. For fast access to external memory, this device includes a 32-bit DDR-3 external memory interface (EMIF) running at a rate of 1066 MHz and has ECC DRAM support.

This family supports a number of high-speed standard interfaces including PCI Express Gen2 and Gigabit Ethernet (PCIe and Gigabit Ethernet are not supported on the C6652). This family of DSPs also includes I2C, UART, Multichannel Buffered Serial Port (McBSP), Universal Parallel Port (uPP), and a 16-bit asynchronous EMIF, along with general-purpose CMOS IO.

The C6654 and C6652 devices have a complete set of development tools, which includes: an enhanced C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows® debugger interface for visibility into source code execution.

TI’s KeyStone Multicore Architecture provides a high performance structure for integrating RISC and DSP cores with application-specific coprocessors and I/O. The KeyStone architecture is the first of its kind that provides adequate internal bandwidth for nonblocking access to all processing cores, peripherals, coprocessors, and I/O. This internal bandwidth is achieved with four main hardware elements: Multicore Navigator, TeraNet, and Multicore Shared Memory Controller.

Multicore Navigator is an innovative packet-based manager that controls 8192 queues. When tasks are allocated to the queues, Multicore Navigator provides hardware-accelerated dispatch that directs tasks to the appropriate available hardware. The packet-based system on a chip (SoC) uses the two Tbps capacity of the TeraNet switched central resource to move packets. The Multicore Shared Memory Controller lets processing cores access shared memory directly without drawing from the capacity of TeraNet, so packet movement cannot be blocked by memory access.

The C6654 and C6652 are high performance fixed- and floating-point DSPs that are based on TI’s KeyStone multicore architecture. Incorporating the new and innovative C66x DSP core, this device can run at a core speed of up to 850 MHz for C6654 and 600 MHz for C6652. For developers of a broad range of applications, both C6654 and C6652 DSPs enable a platform that is power-efficient and easy to use. In addition, the C6654 and C6652 DSPs are fully backward compatible with all existing C6000™ family of fixed- and floating-point DSPs.

TI’s KeyStone architecture provides a programmable platform integrating various subsystems (C66x cores, memory subsystem, peripherals, and accelerators) and uses several innovative components and techniques to maximize intradevice and interdevice communication that lets the various DSP resources operate efficiently and seamlessly. Central to this architecture are key components such as Multicore Navigator that allows for efficient data management between the various device components. The TeraNet is a nonblocking switch fabric enabling fast and contention-free internal data movement. The multicore shared memory controller allows access to shared and external memory directly without drawing from switch fabric capacity.

For fixed-point use, the C66x core has 4× the multiply accumulate (MAC) capability of C64x+ cores. In addition, the C66x core integrates floating-point capability and the per-core raw computational performance is an industry-leading 27.2 GMACS per core and 13.6 GFLOPS per core (@850 MHz frequency). The C66x core can execute 8 single precision floating-point MAC operations per cycle and can perform double- and mixed-precision operations and is IEEE 754 compliant. The C66x core incorporates 90 new instructions (compared to the C64x+ core) targeted for floating-point and vector math oriented processing. These enhancements yield sizeable performance improvements in popular DSP kernels used in signal processing, mathematical, and image acquisition functions. The C66x core is backward code-compatible with TI’s previous generation C6000 fixed- and floating-point DSP cores, ensuring software portability and shortened software development cycles for applications migrating to faster hardware.

The C6654 and C6652 DSPs integrate a large amount of on-chip memory. In addition to 32KB of L1 program and data cache, 1024KB of dedicated memory can be configured as mapped RAM or cache. All L2 memories incorporate error detection and error correction. For fast access to external memory, this device includes a 32-bit DDR-3 external memory interface (EMIF) running at a rate of 1066 MHz and has ECC DRAM support.

This family supports a number of high-speed standard interfaces including PCI Express Gen2 and Gigabit Ethernet (PCIe and Gigabit Ethernet are not supported on the C6652). This family of DSPs also includes I2C, UART, Multichannel Buffered Serial Port (McBSP), Universal Parallel Port (uPP), and a 16-bit asynchronous EMIF, along with general-purpose CMOS IO.

The C6654 and C6652 devices have a complete set of development tools, which includes: an enhanced C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows® debugger interface for visibility into source code execution.

TI’s KeyStone Multicore Architecture provides a high performance structure for integrating RISC and DSP cores with application-specific coprocessors and I/O. The KeyStone architecture is the first of its kind that provides adequate internal bandwidth for nonblocking access to all processing cores, peripherals, coprocessors, and I/O. This internal bandwidth is achieved with four main hardware elements: Multicore Navigator, TeraNet, and Multicore Shared Memory Controller.

Multicore Navigator is an innovative packet-based manager that controls 8192 queues. When tasks are allocated to the queues, Multicore Navigator provides hardware-accelerated dispatch that directs tasks to the appropriate available hardware. The packet-based system on a chip (SoC) uses the two Tbps capacity of the TeraNet switched central resource to move packets. The Multicore Shared Memory Controller lets processing cores access shared memory directly without drawing from the capacity of TeraNet, so packet movement cannot be blocked by memory access.

下載 觀看帶字幕的視頻 視頻

技術文檔

star =有關此產品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 53
類型 標題 下載最新的英語版本 日期
* 數據表 TMS320C6652 and TMS320C6654 Fixed and Floating-Point Digital Signal Processor 數據表 (Rev. E) PDF | HTML 2019年 9月 4日
* 勘誤表 TMS320C6652/54/55/57 Multicore Fixed and Floating-Point DSP SR1.0 (Rev. C) 2016年 5月 19日
應用手冊 DDR3 Design Requirements for KeyStone Devices (Rev. D) PDF | HTML 2022年 7月 7日
應用手冊 KeyStone 錯誤檢測和校正 (Rev. A) PDF | HTML 英語版 (Rev.A) 2021年 8月 4日
應用手冊 如何將 CCS 3.x 工程遷移至最新的 Code Composer Studio? (CCS) (Rev. A) 英語版 (Rev.A) PDF | HTML 2021年 5月 19日
用戶指南 SYS/BIOS (TI-RTOS Kernel) User's Guide (Rev. V) 2020年 6月 1日
應用手冊 Using DSPLIB FFT Implementation for Real Input and Without Data Scaling PDF | HTML 2019年 6月 11日
應用手冊 Keystone Bootloader Resources and FAQ 2019年 5月 29日
應用手冊 Keystone Multicore Device Family Schematic Checklist PDF | HTML 2019年 5月 17日
應用手冊 Hardware Design Guide for KeyStone Devices (Rev. D) 2019年 3月 21日
應用手冊 KeyStone I DDR3 interface bring-up 2019年 3月 6日
應用手冊 Thermal Design Guide for DSP and Arm Application Processors (Rev. B) 2017年 8月 14日
用戶指南 Phase-Locked Loop (PLL) for KeyStone Devices User's Guide (Rev. I) 2017年 7月 26日
應用手冊 KeyStone I DDR3 Initialization (Rev. E) 2016年 10月 28日
產品概述 TMS320C6657/55/54 Power efficient high performance for process-intensive apps (Rev. A) 2016年 5月 23日
應用手冊 TI DSP Benchmarking 2016年 1月 13日
應用手冊 Plastic Ball Grid Array [PBGA] Application Note (Rev. B) 2015年 8月 13日
用戶指南 Enhanced Direct memory Access 3 (EDMA3) for KeyStone Devices User's Guide (Rev. B) 2015年 5月 6日
用戶指南 Multicore Navigator (CPPI) for KeyStone Architecture User's Guide (Rev. H) PDF | HTML 2015年 4月 9日
用戶指南 DDR3 Memory Controller for KeyStone I Devices User's Guide (Rev. E) 2015年 1月 20日
用戶指南 Power Sleep Controller (PSC) for KeyStone Devices User's Guide (Rev. C) 2014年 9月 4日
更多文獻資料 KeyStone Lab Manual - Training 2014年 6月 5日
用戶指南 System Analyzer User's Guide (Rev. F) 2013年 11月 18日
用戶指南 DSP Bootloader for KeyStone Architecture User's Guide (Rev. C) 2013年 7月 15日
白皮書 Accelerating high-performance computing development with Desktop Linux SDK 2013年 7月 8日
用戶指南 C66x CorePac User's Guide (Rev. C) 2013年 6月 28日
用戶指南 Memory Protection Unit (MPU) for KeyStone Devices User's Guide (Rev. A) 2013年 6月 28日
產品概述 OpenMP Programming for TMS320C66x Multicore DSPs (Rev. A) 2012年 11月 5日
產品概述 TMS320C66x high-performance multicore DSPs for video surveillance 2012年 9月 6日
用戶指南 Universal Parallel Port (uPP) for KeyStone Architecture User's Guide 2012年 6月 11日
用戶指南 Multichannel Buffered Serial Port (MCBSP) User's Guide for KeyStone Devices 2012年 5月 25日
白皮書 Leveraging multicore processors for machine vision applications 2012年 5月 9日
用戶指南 Serial Peripheral Interface (SPI) for KeyStone Devices User’s Guide (Rev. A) 2012年 3月 30日
用戶指南 Chip Interrupt Controller (CIC) for KeyStone Devices User's Guide (Rev. A) 2012年 3月 27日
白皮書 Superior performance at breakthrough size, weight & power 2012年 3月 26日
用戶指南 64-Bit Timer (Timer64) for KeyStone Devices User's Guide (Rev. A) 2012年 3月 22日
用戶指南 Multicore Shared Memory Controller (MSMC) for KeyStone Devices User's Guide (Rev. A) 2011年 10月 15日
應用手冊 Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 Debug and Trace for KeyStone I Devices User's Guide (Rev. A) 2011年 9月 22日
用戶指南 Inter-Integrated Circuit (I2C) for KeyStone Devices User's Guide 2011年 9月 2日
白皮書 KeyStone Multicore SoC Tool Suite: one platform for all needs 2011年 6月 17日
用戶指南 External Memory Interface (EMIF16) for KeyStone Devices User's Guide (Rev. A) 2011年 5月 24日
白皮書 Software and Hardware Design Challenges Due to Dynamic Raw NAND Market 2011年 5月 19日
應用手冊 TMS320C66x DSP Generation of Devices (Rev. A) 2011年 4月 25日
白皮書 “KeyStone Memory Architecture”(梯形存儲器架構)白皮書 (Rev. A) 2010年 12月 21日
用戶指南 C66x CPU and Instruction Set Reference Guide 2010年 11月 9日
用戶指南 C66x DSP Cache User's Guide 2010年 11月 9日
應用手冊 Clocking Design Guide for KeyStone Devices 2010年 11月 9日
用戶指南 General-Purpose Input/Output (GPIO) forKeyStone Devices User's Guide 2010年 11月 9日
應用手冊 Optimizing Loops on the C66x DSP 2010年 11月 9日
用戶指南 Universal Asynchronous Receiver/Transmitter (UART) for KeyStone Devices UG 2010年 11月 9日
用戶指南 Flip Chip Ball Grid Array Package Reference Guide (Rev. A) 2005年 5月 23日
應用手冊 AN-1281 Bumped Die (Flip Chip) Packages (Rev. A) 2004年 5月 1日

設計和開發

如需其他信息或資源,請點擊以下任一標題進入詳情頁面查看(如有)。

評估板

TMDSEVM6657 — TMS320C6657 Lite 評估模塊

TMS320C6657LS Lite 評估模塊 (EVM) 是易于使用且符合成本效益的開發工具,可幫助開發人員使用 C6657、C6655 或 C6654 系列 DSP 快速著手進行設計。EVM 包括具有強大連接選項的單個板載 C6657 處理器,使客戶可以在各種系統中使用此 AMC 封裝卡。它還可用作獨立電路板。隨附 6657LS EVM 的軟件包括 Code Composer Studio™ 集成開發環境版本 5 (CCS v5)、包含板級支持包 (BSP) 的 TI 多核軟件開發套件 (MCSDK)、芯片支持庫 (CSL)、加電自檢測 (POST)、網絡開發套件 (...)

TI.com 上無現貨
子卡

SHELD-3P-DSP-SOMS — Sheldon DSP-FPGA 電路板

Sheldon Instruments 為 PCIe/PCI、PCI104e/PCI104、XMC/PMC 和 CompactPCI 系統設計和制造基于 DSP 的 COTS 數據采集和控制硬件,以及適用于各種應用和市場的驅動程序和實時開發軟件。

如需了解有關 Sheldon 儀器的更多信息,請訪問 https://sheldoninstruments.com




調試探針

LB-3P-TRACE32-DSP — 適用于數字信號處理器 (DSP) 的 Lauterbach TRACE32 調試和跟蹤系統

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
軟件開發套件 (SDK)

PROCESSOR-SDK-RTOS-C665X 適用于 C665X 的 RTOS 處理器 SDK

Processor SDK (Software Development Kit) is a unified software platform for TI embedded processors providing easy setup and fast out-of-the-box access to benchmarks and demos.  All releases of Processor SDK are consistent across TI’s broad portfolio, allowing developers to seamlessly (...)

支持的產品和硬件

支持的產品和硬件

產品
數字信號處理器 (DSP)
TMS320C6652 高性能、成本優化的單核 C66x 定點和浮點 DSP - 600MHz
下載選項
IDE、配置、編譯器或調試器

CCSTUDIO Code Composer Studio 集成式開發環境 (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows?, Linux? and macOS? platforms.

(...)

支持的產品和硬件

支持的產品和硬件

此設計資源支持這些類別中的大部分產品。

查看產品詳情頁,驗證是否能提供支持。

啟動 下載選項
仿真模型

C6652 Power Consumption Model

SPRM676.ZIP (176 KB) - Power Model
封裝 引腳 CAD 符號、封裝和 3D 模型
FCBGA (CZH) 625 Ultra Librarian

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續可靠性監測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產品可能包含與 TI 此產品相關的參數、評估模塊或參考設計。

支持和培訓

視頻