ZHCSPG0 December 2021 TCAN1167-Q1
PRODUCTION DATA
INT_1 is shown in Figure 9-39 and described in Table 9-32.
Return to Summary Table.
Interrupts
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| WD | CANINT | LWU | WKERR | RSVD | CANSLNT | RSVD | CANDOM |
| R/W1C-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | R-0b | R/W1C-0b | R-0b | R/W1C-0b |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | WD | R/W1C | 0b | Watchdog event interrupt. NOTE: This interrupt bit will be set for every watchdog error event and does not reliy upon the Watchdog error counter |
| 6 | CANINT | R/W1C | 0b | CAN bus wake up interrupt |
| 5 | LWU | R/W1C | 0b | Local wake up |
| 4 | WKERR | R/W1C | 0b | Wake error bit is set when the SWE timer has expired and the state machine has returned to Sleep mode |
| 3 | RSVD | R | 0b | Reserved |
| 2 | CANSLNT | R/W1C | 0b | CAN silent |
| 1 | RSVD | R | 0b | Reserved |
| 0 | CANDOM | R/W1C | 0b | CAN bus stuck dominant |