ZHCSEN7D October 2014 – February 2022 DS90UB948-Q1
PRODUCTION DATA
Possible configurations are shown in Figure 7-15. These are described above (Section 7.4.1).
Figure 7-15 Data-Path
Configurations
Figure 7-16 MODE_SEL[1:0] Connection Diagram| NO. | VMODE VOLTAGE | VMODE TARGET VOLTAGE | SUGGESTED STRAP RESISTORS (1% tolerance) | MAP_SEL | OUTPUT_MODE [1:0] | OUTPUT MODE | |
|---|---|---|---|---|---|---|---|
| V (TYP) | VDD33 = 3.3 V | R1 (k?) | R2 (k?) | ||||
| 0 | 0 | 0 | Open | 10 | 0 | 00 | Dual OLDI output |
| 1 | 0.169 x V(VDD33) | 0.559 | 73.2 | 15 | 0 | 01 | Dual SWAP output |
| 2 | 0.230 x V(VDD33) | 0.757 | 66.5 | 20 | 0 | 10 | Single OLDI output |
| 3 | 0.295 x V(VDD33) | 0.974 | 59 | 24.9 | 0 | 11 | Replicate |
| 4 | 0.376 x V(VDD33) | 1.241 | 49.9 | 30.1 | 1 | 00 | Dual OLDI output |
| 5 | 0.466 x V(VDD33) | 1.538 | 46.4 | 40.2 | 1 | 01 | Dual SWAP output |
| 6 | 0.556 x V(VDD33) | 1.835 | 40.2 | 49.9 | 1 | 10 | Single OLDI output |
| 7 | 0.801 x V(VDD33) | 2.642 | 18.7 | 75 | 1 | 11 | Replicate |
| NO. | VMODE VOLTAGE | VMODE TARGET VOLTAGE | SUGGESTED STRAP RESISTORS (1% tolerance) | REPEATER | MODE | HIGH-SPEED BACK CHANNEL | INPUT MODE | |
|---|---|---|---|---|---|---|---|---|
| V (TYP) | VDD33 = 3.3 V | R1 (k?) | R2 (k?) | |||||
| 0 | 0 | 0 | Open | 10 | 0 | 00 | 5 Mbps | STP |
| 1 | 0.169 x V(VDD33) | 0.559 | 73.2 | 15 | 0 | 01 | 5 Mbps | Coax |
| 2 | 0.230 x V(VDD33) | 0.757 | 66.5 | 20 | 0 | 10 | 20 Mbps | STP |
| 3 | 0.295 x V(VDD33) | 0.974 | 59 | 24.9 | 0 | 11 | 20 Mbps | Coax |
| 4 | 0.376 x V(VDD33) | 1.241 | 49.9 | 30.1 | 1 | 00 | 5 Mbps | STP |
| 5 | 0.466 x V(VDD33) | 1.538 | 46.4 | 40.2 | 1 | 01 | 5 Mbps | Coax |
| 6 | 0.556 x V(VDD33) | 1.835 | 40.2 | 49.9 | 1 | 10 | 20 Mbps | STP |
| 7 | 0.801 x V(VDD33) | 2.642 | 18.7 | 75 | 1 | 11 | 20 Mbps | Coax |