ZHCSEN7D October 2014 – February 2022 DS90UB948-Q1
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | PIN/FREQ. | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| LVDS DRIVER SWITCHING CHARACTERISTICS | |||||||
| tLVLHT | LVDS low-to-high transition time | 20% to 80% transition, 5-pF load See Figure 6-8 | D0±, D1±, D2±, D3±, D4±, D5±, D6±, D7±, CLK1±, CLK2± | 0.15 | 0.25 | ns | |
| tLVHLT | LVDS high-to-low transition time | 80% to 20% transition, 5-pF load See Figure 6-8 | 0.15 | 0.25 | ns | ||
| tBIT | Transmitter output bit width | T = 1 / OLDI clock frequency. See Figure 6-10 | 1/7 × T | ns | |||
| tPPOS0 | Transmitter output pulse positions normalized for Bit 0 | 1 | UI(1) | ||||
| tPPOS1 | Transmitter output pulse positions normalized for Bit 1 | 2 | UI(1) | ||||
| tPPOS2 | Transmitter output pulse positions normalized for Bit 2 | 3 | UI(1) | ||||
| tPPOS3 | Transmitter output pulse positions normalized for Bit 3 | 4 | UI(1) | ||||
| tPPOS4 | Transmitter output pulse positions normalized for Bit 4 | 5 | UI(1) | ||||
| tPPOS5 | Transmitter output pulse positions normalized for Bit 5 | 6 | UI(1) | ||||
| tPPOS6 | Transmitter output pulse positions normalized for Bit 6 | 7 | UI(1) | ||||
| tPPOS | Transmitter output pulse positions (Bit 6 - Bit 0) normalized | < 0.1 | UI(1) | ||||
| tCCS | Channel-to-channel skew | 100 | ps | ||||
| tJCC | Transmitter jitter cycle-to-cycle | 2-lane FPD-Link III input, dual openLDI output | 0.16 | UI(1) | |||
| 2-lane FPD-Link III input, single OpenLDI Output | 0.18 | UI(1) | |||||
| 1-lane FPD-Link III input, dual openLDI output | 0.04 | UI(1) | |||||
| 1-lane FPD-Link III input, single openLDI output | 0.04 | UI(1) | |||||
| tPDD | Transmitter power-down delay | See Figure 6-5 | 100 | ns | |||
| tDD | Deserializer propagation delay | T = 1 / OLDI Clock frequency. See Figure 6-4 | 147 × T | ns | |||