UC2825A-Q1

正在供貨

汽車類 8.4V 至 22V、高達 1MHz 的 PWM 控制器

產品詳情

Rating Automotive Topology Boost, Flyback, Forward, Full bridge, Half bridge, Push pull Vin (max) (V) 22 Control mode Current, Voltage Features Error amplifier, Leading edge blanking, Multi-topology, Soft start, Synchronization pin Operating temperature range (°C) -40 to 125 Duty cycle (max) (%) 50
Rating Automotive Topology Boost, Flyback, Forward, Full bridge, Half bridge, Push pull Vin (max) (V) 22 Control mode Current, Voltage Features Error amplifier, Leading edge blanking, Multi-topology, Soft start, Synchronization pin Operating temperature range (°C) -40 to 125 Duty cycle (max) (%) 50
SOIC (DW) 16 106.09 mm2 10.3 x 10.3
  • Qualified for Automotive Applications
  • Improved Version of the UC3825 PWM
  • Compatible With Voltage-Mode or Current-Mode Control Methods
  • Practical Operation at Switching Frequencies to 1 MHz
  • 50-ns Propagation Delay to Output
  • High-Current Dual Totem-Pole Outputs: 2 A (Peak)
  • Trimmed Oscillator Discharge Current
  • Low 100-μA Startup Current
  • Pulse-by-Pulse Current-Limiting Comparator
  • Latched Overcurrent Comparator With Full-Cycle Restart

  • Qualified for Automotive Applications
  • Improved Version of the UC3825 PWM
  • Compatible With Voltage-Mode or Current-Mode Control Methods
  • Practical Operation at Switching Frequencies to 1 MHz
  • 50-ns Propagation Delay to Output
  • High-Current Dual Totem-Pole Outputs: 2 A (Peak)
  • Trimmed Oscillator Discharge Current
  • Low 100-μA Startup Current
  • Pulse-by-Pulse Current-Limiting Comparator
  • Latched Overcurrent Comparator With Full-Cycle Restart

The UC2825A pulse-width modulation (PWM) controller is an improved versions of the standard UC3825. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is specified to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead-time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100 µA, is ideal for off-line applications. The output drivers are redesigned to actively sink current during undervoltage lockout (UVLO) at no expense to the startup current specification. In addition, each output is capable of 2-A peak currents during transitions.

Functional improvements have also been implemented. The shutdown comparator is now a high-speed overcurrent comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing.

The UC2825A has dual alternating outputs and the same pin configuration of the UC3825. "A" version parts have UVLO thresholds identical to the original UC3825.

See the application report, The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers (SLUA125) for detailed technical and application information.

The UC2825A pulse-width modulation (PWM) controller is an improved versions of the standard UC3825. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is specified to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead-time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100 µA, is ideal for off-line applications. The output drivers are redesigned to actively sink current during undervoltage lockout (UVLO) at no expense to the startup current specification. In addition, each output is capable of 2-A peak currents during transitions.

Functional improvements have also been implemented. The shutdown comparator is now a high-speed overcurrent comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing.

The UC2825A has dual alternating outputs and the same pin configuration of the UC3825. "A" version parts have UVLO thresholds identical to the original UC3825.

See the application report, The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers (SLUA125) for detailed technical and application information.

下載

您可能感興趣的相似產品

open-in-new 比較替代產品
功能與比較器件相似
TL494 正在供貨 40V、0.2A 300KHz PWM 控制器 Supports push-pull topology

技術文檔

star =有關此產品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 1
類型 標題 下載最新的英語版本 日期
* 數據表 High-Speed PWM Controller 數據表 2007年 9月 27日

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續可靠性監測
包含信息:
  • 制造廠地點
  • 封裝廠地點

支持和培訓