產品詳情

DSP type 1 C67x DSP (max) (MHz) 167, 200, 225, 300 CPU 32-/64-bit Operating system DSP/BIOS Rating Catalog Operating temperature range (°C) -40 to 105
DSP type 1 C67x DSP (max) (MHz) 167, 200, 225, 300 CPU 32-/64-bit Operating system DSP/BIOS Rating Catalog Operating temperature range (°C) -40 to 105
BGA (ZDP) 272 729 mm2 27 x 27 HLQFP (PYP) 208 784 mm2 28 x 28 PBGA (GDP) 272 729 mm2 27 x 27 PBGA (ZDP) 272 See data sheet
  • Highest-Performance Floating-Point Digital Signal Processor (DSP): TMS320C6713B
    • Eight 32-Bit Instructions/Cycle
    • 32/64-Bit Data Word
    • 300-, 225-, 200-MHz (GDP and ZDP), and 225-, 200-, 167-MHz (PYP) Clock Rates
    • 3.3-, 4.4-, 5-, 6-Instruction Cycle Times
    • 2400/1800, 1800/1350, 1600/1200, and 1336/1000 MIPS/MFLOPS
    • Rich Peripheral Set, Optimized for Audio
    • Highly Optimized C/C++ Compiler
    • Extended Temperature Devices Available
  • Advanced Very Long Instruction Word (VLIW) TMS320C67x? DSP Core
    • Eight Independent Functional Units:
      • 2 ALUs (Fixed-Point)
      • 4 ALUs (Floating-/Fixed-Point)
      • 2 Multipliers (Floating-/Fixed-Point)
    • Load-Store Architecture With 32 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
  • Instruction Set Features
    • Native Instructions for IEEE 754
      • Single- and Double-Precision
    • Byte-Addressable (8-, 16-, 32-Bit Data)
    • 8-Bit Overflow Protection
    • Saturation; Bit-Field Extract, Set, Clear; Bit-Counting; Normalization
  • L1/L2 Memory Architecture
    • 4K-Byte L1P Program Cache (Direct-Mapped)
    • 4K-Byte L1D Data Cache (2-Way)
    • 256K-Byte L2 Memory Total: 64K-Byte L2 Unified Cache/Mapped RAM, and 192K-Byte Additional L2 Mapped RAM
  • Device Configuration
    • Boot Mode: HPI, 8-, 16-, 32-Bit ROM Boot
    • Endianness: Little Endian, Big Endian
  • 32-Bit External Memory Interface (EMIF)
    • Glueless Interface to SRAM, EPROM, Flash, SBSRAM, and SDRAM
    • 512M-Byte Total Addressable External Memory Space
  • Enhanced Direct-Memory-Access (EDMA) Controller (16 Independent Channels)
  • 16-Bit Host-Port Interface (HPI)
  • Two McASPs
    • Two Independent Clock Zones Each (1 TX and 1 RX)
    • Eight Serial Data Pins Per Port: Individually Assignable to any of the Clock Zones
    • Each Clock Zone Includes:
      • Programmable Clock Generator
      • Programmable Frame Sync Generator
      • TDM Streams From 2-32 Time Slots
      • Support for Slot Size:
          8, 12, 16, 20, 24, 28, 32 Bits
      • Data Formatter for Bit Manipulation
    • Wide Variety of I2S and Similar Bit Stream Formats
    • Integrated Digital Audio Interface Transmitter (DIT) Supports:
      • S/PDIF, IEC60958-1, AES-3, CP-430 Formats
      • Up to 16 transmit pins
      • Enhanced Channel Status/User Data
    • Extensive Error Checking and Recovery
  • Two Inter-Integrated Circuit Bus (I2C Bus?) Multi-Master and Slave Interfaces
  • Two Multichannel Buffered Serial Ports:
    • Serial-Peripheral-Interface (SPI)
    • High-Speed TDM Interface
    • AC97 Interface
  • Two 32-Bit General-Purpose Timers
  • Dedicated GPIO Module With 16 pins (External Interrupt Capable)
  • Flexible Phase-Locked-Loop (PLL) Based Clock Generator Module
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • 208-Pin PowerPAD? PQFP (PYP)
  • 272-BGA Packages (GDP and ZDP)
  • 0.13-μm/6-Level Copper Metal Process
    • CMOS Technology
  • 3.3-V I/Os, 1.2-V Internal (GDP/ZDP/ PYP)
  • 3.3-V I/Os, 1.4-V Internal (GDP/ZDP) [300 MHz]

TMS320C67x and PowerPAD are trademarks of Texas Instruments.
I2C Bus is a trademark of Philips Electronics N.V. Corporation
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
These values are compatible with existing 1.26-V designs.
TMS320C6000, eXpressDSP, Code Composer Studio, and DSP/BIOS are trademarks of Texas Instruments.
Throughout the remainder of this document, TMS320C6713B shall be referred to as C6713B or 13B.

  • Highest-Performance Floating-Point Digital Signal Processor (DSP): TMS320C6713B
    • Eight 32-Bit Instructions/Cycle
    • 32/64-Bit Data Word
    • 300-, 225-, 200-MHz (GDP and ZDP), and 225-, 200-, 167-MHz (PYP) Clock Rates
    • 3.3-, 4.4-, 5-, 6-Instruction Cycle Times
    • 2400/1800, 1800/1350, 1600/1200, and 1336/1000 MIPS/MFLOPS
    • Rich Peripheral Set, Optimized for Audio
    • Highly Optimized C/C++ Compiler
    • Extended Temperature Devices Available
  • Advanced Very Long Instruction Word (VLIW) TMS320C67x? DSP Core
    • Eight Independent Functional Units:
      • 2 ALUs (Fixed-Point)
      • 4 ALUs (Floating-/Fixed-Point)
      • 2 Multipliers (Floating-/Fixed-Point)
    • Load-Store Architecture With 32 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
  • Instruction Set Features
    • Native Instructions for IEEE 754
      • Single- and Double-Precision
    • Byte-Addressable (8-, 16-, 32-Bit Data)
    • 8-Bit Overflow Protection
    • Saturation; Bit-Field Extract, Set, Clear; Bit-Counting; Normalization
  • L1/L2 Memory Architecture
    • 4K-Byte L1P Program Cache (Direct-Mapped)
    • 4K-Byte L1D Data Cache (2-Way)
    • 256K-Byte L2 Memory Total: 64K-Byte L2 Unified Cache/Mapped RAM, and 192K-Byte Additional L2 Mapped RAM
  • Device Configuration
    • Boot Mode: HPI, 8-, 16-, 32-Bit ROM Boot
    • Endianness: Little Endian, Big Endian
  • 32-Bit External Memory Interface (EMIF)
    • Glueless Interface to SRAM, EPROM, Flash, SBSRAM, and SDRAM
    • 512M-Byte Total Addressable External Memory Space
  • Enhanced Direct-Memory-Access (EDMA) Controller (16 Independent Channels)
  • 16-Bit Host-Port Interface (HPI)
  • Two McASPs
    • Two Independent Clock Zones Each (1 TX and 1 RX)
    • Eight Serial Data Pins Per Port: Individually Assignable to any of the Clock Zones
    • Each Clock Zone Includes:
      • Programmable Clock Generator
      • Programmable Frame Sync Generator
      • TDM Streams From 2-32 Time Slots
      • Support for Slot Size:
          8, 12, 16, 20, 24, 28, 32 Bits
      • Data Formatter for Bit Manipulation
    • Wide Variety of I2S and Similar Bit Stream Formats
    • Integrated Digital Audio Interface Transmitter (DIT) Supports:
      • S/PDIF, IEC60958-1, AES-3, CP-430 Formats
      • Up to 16 transmit pins
      • Enhanced Channel Status/User Data
    • Extensive Error Checking and Recovery
  • Two Inter-Integrated Circuit Bus (I2C Bus?) Multi-Master and Slave Interfaces
  • Two Multichannel Buffered Serial Ports:
    • Serial-Peripheral-Interface (SPI)
    • High-Speed TDM Interface
    • AC97 Interface
  • Two 32-Bit General-Purpose Timers
  • Dedicated GPIO Module With 16 pins (External Interrupt Capable)
  • Flexible Phase-Locked-Loop (PLL) Based Clock Generator Module
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • 208-Pin PowerPAD? PQFP (PYP)
  • 272-BGA Packages (GDP and ZDP)
  • 0.13-μm/6-Level Copper Metal Process
    • CMOS Technology
  • 3.3-V I/Os, 1.2-V Internal (GDP/ZDP/ PYP)
  • 3.3-V I/Os, 1.4-V Internal (GDP/ZDP) [300 MHz]

TMS320C67x and PowerPAD are trademarks of Texas Instruments.
I2C Bus is a trademark of Philips Electronics N.V. Corporation
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
These values are compatible with existing 1.26-V designs.
TMS320C6000, eXpressDSP, Code Composer Studio, and DSP/BIOS are trademarks of Texas Instruments.
Throughout the remainder of this document, TMS320C6713B shall be referred to as C6713B or 13B.

The TMS320C67x™ DSPs (including the TMS320C6713B device) compose the floating-point DSP generation in the TMS320C6000™ DSP platform. The C6713B device is based on the high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making this DSP an excellent choice for multichannel and multifunction applications.

Operating at 225 MHz, the C6713B delivers up to 1350 million floating-point operations per second (MFLOPS), 1800 million instructions per second (MIPS), and with dual fixed-/floating-point multipliers up to 450 million multiply-accumulate operations per second (MMACS).

Operating at 300 MHz, the C6713B delivers up to 1800 million floating-point operations per second (MFLOPS), 2400 million instructions per second (MIPS), and with dual fixed-/floating-point multipliers up to 600 million multiply-accumulate operations per second (MMACS).

The C6713B uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 4K-byte direct-mapped cache and the Level 1 data cache (L1D) is a 4K-byte 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 256K-byte memory space that is shared between program and data space. 64K bytes of the 256K bytes in L2 memory can be configured as mapped memory, cache, or combinations of the two. The remaining 192K bytes in L2 serves as mapped SRAM.

The C6713B has a rich peripheral set that includes two Multichannel Audio Serial Ports (McASPs), two Multichannel Buffered Serial Ports (McBSPs), two Inter-Integrated Circuit (I2C) buses, one dedicated General-Purpose Input/Output (GPIO) module, two general-purpose timers, a host-port interface (HPI), and a glueless external memory interface (EMIF) capable of interfacing to SDRAM, SBSRAM, and asynchronous peripherals.

The two McASP interface modules each support one transmit and one receive clock zone. Each of the McASP has eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6713B has sufficient bandwidth to support all 16 serial data pins transmitting a 192 kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.

In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

The McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.

The two I2C ports on the TMS320C6713B allow the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

The TMS320C6713B device has two bootmodes: from the HPI or from external asynchronous ROM. For more detailed information, see the bootmode section of this data sheet.

The TMS320C67x DSP generation is supported by the TI eXpressDSP™ set of industry benchmark development tools, including a highly optimizing C/C++ Compiler, the Code Composer Studio™ Integrated Development Environment (IDE), JTAG-based emulation and real-time debugging, and the DSP/BIOS™ kernel.

The TMS320C67x™ DSPs (including the TMS320C6713B device) compose the floating-point DSP generation in the TMS320C6000™ DSP platform. The C6713B device is based on the high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making this DSP an excellent choice for multichannel and multifunction applications.

Operating at 225 MHz, the C6713B delivers up to 1350 million floating-point operations per second (MFLOPS), 1800 million instructions per second (MIPS), and with dual fixed-/floating-point multipliers up to 450 million multiply-accumulate operations per second (MMACS).

Operating at 300 MHz, the C6713B delivers up to 1800 million floating-point operations per second (MFLOPS), 2400 million instructions per second (MIPS), and with dual fixed-/floating-point multipliers up to 600 million multiply-accumulate operations per second (MMACS).

The C6713B uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 4K-byte direct-mapped cache and the Level 1 data cache (L1D) is a 4K-byte 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 256K-byte memory space that is shared between program and data space. 64K bytes of the 256K bytes in L2 memory can be configured as mapped memory, cache, or combinations of the two. The remaining 192K bytes in L2 serves as mapped SRAM.

The C6713B has a rich peripheral set that includes two Multichannel Audio Serial Ports (McASPs), two Multichannel Buffered Serial Ports (McBSPs), two Inter-Integrated Circuit (I2C) buses, one dedicated General-Purpose Input/Output (GPIO) module, two general-purpose timers, a host-port interface (HPI), and a glueless external memory interface (EMIF) capable of interfacing to SDRAM, SBSRAM, and asynchronous peripherals.

The two McASP interface modules each support one transmit and one receive clock zone. Each of the McASP has eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6713B has sufficient bandwidth to support all 16 serial data pins transmitting a 192 kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.

In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

The McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.

The two I2C ports on the TMS320C6713B allow the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

The TMS320C6713B device has two bootmodes: from the HPI or from external asynchronous ROM. For more detailed information, see the bootmode section of this data sheet.

The TMS320C67x DSP generation is supported by the TI eXpressDSP™ set of industry benchmark development tools, including a highly optimizing C/C++ Compiler, the Code Composer Studio™ Integrated Development Environment (IDE), JTAG-based emulation and real-time debugging, and the DSP/BIOS™ kernel.

下載 觀看帶字幕的視頻 視頻
TI 僅提供有限的設計支持

該產品對現有工程提供的 TI 設計支持有限。如可用,您將在產品文件夾中找到相關的配套資料、軟件和工具。對于使用該產品的現有設計,您可以在 TI E2ETM 支持論壇中申請支持,但針對該產品提供的支持有限。

技術文檔

star =有關此產品的 TI 精選熱門文檔
未找到結果。請清除搜索并重試。
查看全部 23
類型 標題 下載最新的英語版本 日期
* 數據表 TMS320C6713B Floating-Point Digital Signal Processor 數據表 (Rev. B) 2006年 6月 30日
* 勘誤表 TMS320C6713, TMS320C6713B DSPs Silicon Errata (Silicon Revisions 2.0, 1.1) (Rev. J) 2005年 8月 12日
應用手冊 如何將 CCS 3.x 工程遷移至最新的 Code Composer Studio? (CCS) (Rev. A) 英語版 (Rev.A) PDF | HTML 2021年 5月 19日
應用手冊 Introduction to TMS320C6000 DSP Optimization 2011年 10月 6日
用戶指南 TMS320C6000 DSP Peripherals Overview Reference Guide (Rev. Q) 2009年 7月 2日
用戶指南 TMS320C6000 DSP Multi-channel Audio Serial Port (McASP) Reference Guide (Rev. J) 2008年 11月 20日
應用手冊 Thermal Considerations for the DM64xx, DM64x, and C6000 Devices 2007年 5月 20日
用戶指南 TMS320C6000 DSP External Memory Interface (EMIF) Reference Guide (Rev. E) 2007年 4月 11日
用戶指南 TMS320C6000 DSP Inter-Integrated Circuit (I2C) Module Reference Guide (Rev. D) 2007年 3月 26日
用戶指南 TMS320C6000 DSP Multichannel Buffered Serial Port (McBSP) Reference Guide (Rev. G) 2006年 12月 14日
用戶指南 TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (Rev. C) 2006年 11月 15日
用戶指南 TMS320C67x/C67x+ DSP CPU and Instruction Set Reference Guide (Rev. A) 2006年 11月 7日
用戶指南 TMS320C6000 DSP Host-Post Interface (HPI) Reference Guide (Rev. C) 2006年 1月 1日
應用手冊 Migrating from TMS320C6211B/C6711/C6711B and C6713 to TMS320C6713B (Rev. H) 2005年 11月 11日
用戶指南 TMS320C6000 DSP Power-Down Logic and Modes Reference Guide (Rev. C) 2005年 3月 1日
用戶指南 TMS320C6000 DSP 32-bit Timer Reference Guide (Rev. B) 2005年 1月 25日
用戶指南 TMS320C6000 DSP Software-Programmable Phase-Locked Loop (PLL) Controller RG (Rev. C) 2004年 8月 2日
用戶指南 TMS320C621x/C671x DSP Two Level Internal Memory Reference Guide (Rev. B) 2004年 6月 8日
應用手冊 TMS320C6711D, C6712D, C6713B Power Consumption Summary (Rev. A) 2004年 5月 31日
用戶指南 TMS320C6000 DSP General-Purpose Input/Output (GPIO) Reference Guide (Rev. A) 2004年 3月 25日
應用手冊 TMS320C6000 EDMA IO Scheduling and Performance 2004年 3月 5日
應用手冊 TMS320C621x/671x EDMA Performance Data 2004年 3月 5日
應用手冊 TMS320C621x/TMS320C671x EDMA Architecture 2004年 3月 5日

設計和開發

如需其他信息或資源,請點擊以下任一標題進入詳情頁面查看(如有)。

調試探針

TMDSEMU560V2STM-U — XDS560? 軟件 v2 系統跟蹤 USB 調試探針

XDS560v2 是 XDS560™ 系列調試探針中性能非常出色的產品,同時支持傳統 JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請注意,它不支持串行線調試 (SWD)。

所有 XDS 調試探針在所有具有嵌入式跟蹤緩沖器 (ETB) 的 ARM 和 DSP 處理器中均支持內核和系統跟蹤。對于引腳上的跟蹤,需要 XDS560v2 PRO TRACE

XDS560v2 通過 MIPI HSPT 60 引腳連接器(帶有多個用于 TI 14 引腳、TI 20 引腳和 ARM 20 引腳的適配器)連接到目標板,并通過 USB2.0 高速 (480Mbps) (...)

TI.com 上無現貨
調試探針

TMDSEMU560V2STM-UE — Spectrum Digital XDS560v2 系統跟蹤 USB 和以太網

XDS560v2 System Trace 是 XDS560v2 系列高性能 TI 處理器調試探針(仿真器)的第一種型號。XDS560v2 是 XDS 系列調試探針中性能最高的一款,同時支持傳統 JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。

XDS560v2 System Trace 在其巨大的外部存儲器緩沖區中加入了系統引腳跟蹤。這種外部存儲器緩沖區適用于指定的 TI 器件,通過捕獲相關器件級信息,獲得準確的總線性能活動和吞吐量,并對內核和外設進行電源管理。此外,對于帶有嵌入式緩沖跟蹤器 (ETB) 的所有 ARM 和 DSP 處理器,所有 XDS (...)

TI.com 上無現貨
調試探針

LB-3P-TRACE32-DSP — 適用于數字信號處理器 (DSP) 的 Lauterbach TRACE32 調試和跟蹤系統

Lauterbach‘s TRACE32? tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of single- or multi-core Digital Signal processors (DSPs) which are a popular choice for audio and video processing as well as radar data (...)

來源:Lauterbach GmbH
驅動程序或庫

MATHLIB — 用于浮點器件的 DSP 數學函數庫

德州儀器 (TI) 數學庫是優化的浮點數學函數庫,用于使用 TI 浮點器件的 C 編程器。這些例程通常用于計算密集型實時應用,最佳執行速度是這些應用的關鍵。通過使用這些例程(而不是在現有運行時支持中找到的例程),您可以在無需重寫現有代碼的情況下獲得更快的執行速度。MATHLIB 庫包括目前在現有實時支持庫中提供的所有浮點數學例程。這些新函數可稱為當前實時支持庫名稱或包含在數學庫中的新名稱。
驅動程序或庫

SPRC265 — TMS320C6000 DSP 庫 (DSPLIB)

TMS320C6000 數字信號處理器庫 (DSPLIB) 是一款平臺優化型 DSP 函數庫,適用于 C 編程器。它包括 C 語言可調用的通用信號處理例程,通常用于計算密集型的實時應用中。使用這些例程可實現比等效標準 ANSI C 語言代碼更高的性能。通過使用源代碼提供即用型 DSP 函數,DSPLIB 可以顯著縮短應用開發時間。


請參閱基準測試:DSP 內核基準測試

用戶指南: PDF
IDE、配置、編譯器或調試器

CCSTUDIO Code Composer Studio 集成式開發環境 (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows?, Linux? and macOS? platforms.

(...)

支持的產品和硬件

支持的產品和硬件

此設計資源支持這些類別中的大部分產品。

查看產品詳情頁,驗證是否能提供支持。

啟動 下載選項
仿真模型

C6713B GDP BSDL Model

SPRM214.ZIP (6 KB) - BSDL Model
仿真模型

C6713B GDP IBIS Model (Rev. B)

SPRM142B.ZIP (81 KB) - IBIS Model
仿真模型

C6713B PYP IBIS Model (Rev. B)

SPRM143B.ZIP (80 KB) - IBIS Model
封裝 引腳 CAD 符號、封裝和 3D 模型
BGA (ZDP) 272 Ultra Librarian
HLQFP (PYP) 208 Ultra Librarian
PBGA (GDP) 272 Ultra Librarian
PBGA (ZDP) 272 Ultra Librarian

訂購和質量

包含信息:
  • RoHS
  • REACH
  • 器件標識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續可靠性監測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產品可能包含與 TI 此產品相關的參數、評估模塊或參考設計。

支持和培訓

視頻