ZHCSEJ6G october 2015 – april 2023 BQ27426
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| Standard Mode (100 kHz) | ||||||
| td(STA) | Start to first falling edge of SCL | 4 | μs | |||
| tw(L) | SCL pulse duration (low) | 4.7 | μs | |||
| tw(H) | SCL pulse duration (high) | 4 | μs | |||
| tsu(STA) | Setup for repeated start | 4.7 | μs | |||
| tsu(DAT) | Data setup time | Host drives SDA | 250 | ns | ||
| th(DAT) | Data hold time | Host drives SDA | 0 | ns | ||
| tsu(STOP) | Setup time for stop | 4 | μs | |||
| t(BUF) | Bus free time between stop and start | Includes Command Waiting Time | 66 | μs | ||
| tf | SCL or SDA fall time(1) | 300 | ns | |||
| tr | SCL or SDA rise time(1) | 300 | ns | |||
| fSCL | Clock frequency(2) | 100 | kHz | |||
| Fast Mode (400 kHz) | ||||||
| td(STA) | Start to first falling edge of SCL | 600 | ns | |||
| tw(L) | SCL pulse duration (low) | 1300 | ns | |||
| tw(H) | SCL pulse duration (high) | 600 | ns | |||
| tsu(STA) | Setup for repeated start | 600 | ns | |||
| tsu(DAT) | Data setup time | Host drives SDA | 100 | ns | ||
| th(DAT) | Data hold time | Host drives SDA | 0 | ns | ||
| tsu(STOP) | Setup time for stop | 600 | ns | |||
| t(BUF) | Bus free time between stop and start | Includes Command Waiting Time | 66 | μs | ||
| tf | SCL or SDA fall time(1) | 300 | ns | |||
| tr | SCL or SDA rise time(1) | 300 | ns | |||
| fSCL | Clock frequency(2) | 400 | kHz | |||
Figure 6-1 I2C-Compatible Interface Timing Diagrams